## Ensemble<sup>®</sup> 6000 Series OpenVPX Intel Xeon Dual Octal-Core HDS6601 Module

Extreme performance for rugged signal and data processing in a high-density server

- 6U OpenVPX<sup>™</sup>-compliant VITA 65/46/48 (VPX-REDI) module
- Two octal-core Sandy Bridge server-class Intel<sup>®</sup> processors provide 16 cores at 1.8 GHz
- Total of 460 GFLOPS peak in a single slot
- Serial RapidIO<sup>®</sup> and/or 10 Gigabit Ethernet fabric enabled
- 32 GB of DDR3-1600 SDRAM with 102 GB/s peak performance
- Integrated PCIe<sup>®</sup> infrastructure for co-processing and I/O expansion plane communications
- Mercury MultiCore Plus<sup>®</sup> software infrastructure support

The Ensemble<sup>®</sup> HDS6601 is a high-density server signal and data processing engine, harnessing two of the latest generation of server-class Sandy Bridge octal-core Intel<sup>®</sup> Xeon<sup>®</sup> processors for the most demanding applications. The HDS6601 combines this processing performance with a next-generation Protocol Offload Engine Technology (POET<sup>™</sup>) fabric bridge, scaling the module's I/O infrastructure to match the unparalleled embedded processing performance of server-class Intel processors.

By leveraging the power of Intel server-class processing in combination with the on-board integrated high-performance PCle<sup>®</sup> and fabric infrastructure, the HDS6601 delivers a wellbalanced and scalable computing architecture. The HDS6601 is capable of providing ground-breaking levels of processing power for high-end radar, signal intelligence and image processing applications, as well as data-intensive commercial applications, in a standard 6U OpenVPX<sup>™</sup> form factor.

## Intel Xeon Sandy Bridge Server-Class Processor

The HDS6601 features two 64-bit Xeon E5-2648LE Sandy Bridge– class octal core processors. Following on technology first deployed on the HDS6600, the HDS6601 utilizes unique packaging technologies to support two instances of 2011-pin Land Grid Array (LGA) processors in a rugged, embedded form factor. The dual

> Mercury Systems is a best-of-breed provider of commercially developed, open sensor and Big Data processing systems, software and services for critical commercial, defense and intelligence applications.



This interconnected processor architecture is optimized for the intense data movement needed by processing algorithms, such as all-to-all corner turn operations. From a software perspective, this QPI architecture allows theHDS6601 to be configured with a single kernel NUMA-aware operating system running across both processor devices. Each processor is capable of delivering approximately 230 GFLOPS (peak), with four high-speed DDR3-1600 memory channels capable of 12.8 GB/s raw bandwidth each, for an incredible total peak of 460 GFLOPS and 102.4 GB/s total raw memory bandwidth.

The HDS6601 refines the innovative standing memory technology first seen on the HDS6600 to support 32 GB of DRAM on-board for the ultimate in DRAM density in the OpenVPX family of processing modules. Native PCIe support is also featured on this processor, linking the processing resources directly to the I/O sources on the module. The HDS6601 also makes use of the Patsburg-B Platform Controller Hub (PCH) chipset, which provides additional I/O bridging between the Intel processor and external devices.



The E5-2648L processor includes a very large 20MB cache, shared between the cores, allowing many high-performance calculations to remain cache resident. This accelerates processing by eliminating the potential latency required to access DRAM to fetch upcoming data. The Sandy Bridge family of processors also supports the newly introduced AVX instruction set, delivering a revolutionary increase in floating-point high-performance algorithm performance that is portable to future Intel architectures.

## **High-Speed Fabric Interfaces**

The HDS6601 continues the Mercury Systems tradition of combining the processing power of Intel processors with a high-speed Serial RapidIO<sup>\*</sup> or 10 Gigabit Ethernet fabric interface. The on-board Virtex<sup>\*</sup> 6 FPGA can be configured with IP that provides a streaming bridge for high-bandwidth, low-latency data. The HDS6601 supports either Serial RapidIO (Gen2) or 10 Gigabit Ethernet bridging to the native PCIe interface on the Intel processor. The HDS6601 improves on previous generations in the HDS family by providing a full complement of four x4 data plane interfaces to the backplane. By linking the Intel processor with a high-performance OpenVPX<sup>™</sup> data plane, the HDS6601 architecture ensures an optimal balance between I/O and processing capabilities.

## PCI Express Architecture

The HDS6601 provides high-end PCe backplane interfaces via the native PCle resources on the E5-2648L processor. In addition to supporting the processor's interface to the POET bridge described earlier, an additional x16 PCle interface is provided to the OpenVPX expansion plane interface on both the P2 and P5 VPX connectors. These interfaces enable the HDS6601's compatibility with Mercury's GPU, FPGA or mezzanine carrier modules. The interfaces are user configurable to lower port widths. These configuration options support the construction of complex PCle trees with many other PCle-capable devices.

## Multiple I/O Options

The HDS6601 offers a variety of additional built-in I/O options:

- One 10/100/1000BASE-T Gigabit Ethernet connection routed to the front panel on air-cooled configurations or to the backplane on conduction-cooled configurations.
- One additional 10/100/1000BASE-T Gigabit Ethernet connection routed to the backplane.
- Two 1000BASE-BX SERDES Ethernet connections routed to the backplane as per the OpenVPX control plane specification.
- One RS-232 serial port is routed to the front panel on air-cooled configurations, or to the backplane on conduction-cooled configurations. When routed to the backplane, the serial interface can be configured for either RS-232 or RS-422 signaling.
- One additional RS-422 interface and two RS-232 interfaces are routed to the backplane.

- One front panel USB2.0 interface on air cooled configurations only.
- Two backplane USB2.0 interfaces, available with both air-cooled and conduction-cooled configurations.
- One front panel eSATA interface on air-cooled configurations only.
- Two SATA interfaces to the backplane are provided to easily interface with storage devices.
- Eight GPIO lines act as discrete I/O, usable as input, output or to generate interrupts on the module.
- Several additional bused signals that enhance the functionality of the HDS6601 module.

## System Management

The HDS6601 module implements the advanced system management functionality architected in the OpenVPX Specification to enable remote monitoring, alarm management and hardware revision and health status.

Using the standard I2C bus and Intelligent Platform Management Interface (IPMI) protocol, the on-board system management block implements the Intelligent Platform Management Controller (IPMC), in accordance with the VITA 46.11 standard. This allows the HDS6601 module to:

- Read sensor values
- Read and write sensor thresholds, allowing an application to react to thermal, voltage or current variations that exceed those thresholds
- Reset the entire module
- Power up/down the entire module
- Retrieve module Feld Replaceable Unit (FRU) information
- Be managed remotely by a Chassis Management Controller at the system level, such as implemented on the OpenVPX<sup>™</sup> SFM6101 and SFM6102 series of Switch Fabric Modules

### **VPX-REDI**

The VPX<sup>™</sup> (VITA 46) standard defines 6U and 3U board formats with a modern high-performance connector set capable of supporting today's high-speed fabric interfaces. VPX is most attractive when paired with the Ruggedized Enhanced Design Implementation standard — REDI (VITA 48). The HDS6601 module is implemented as a 6U conduction-cooled implementation of VPX-REDI, with air-cooled variants in the same VPX form factor available for less rugged environments.Targeted primarily for harsh-environment embedded applications, VPX-REDI offers extended mechanical configurations supporting higher functional density, such as Two-Level Maintenance (2LM). 2LM allows relatively unskilled maintenance personnel to replace a failed module and restore the system to an operational state in a limited time period, minimizing potential damage to the module.



Figure 1. HDS6601 functional block diagram

### **Additional Features**

The HDS6601 provides all the features typically found on a singleboard computer. In addition to the sophisticated management subsystem and fabric interconnect, it provides users with a toolkit enabling many different application use cases.

Features include:

- Thermal and voltage sensors integrated on-board
- Real-time clock with granularity to 1 ms and time measurement of up to 30 years
- General-purpose timers
- Global clock synchronization capabilities via the OpenVPX utility plane clock signals
- Watchdog timer to support interrupt or reset
- Multiple boot paths, including netboot, USB boot, and boot from SATA or the on-board 8 GB flash device

### **Open Software Environment**

Mercury leverages over 25 years of multicomputer software expertise, including recent multicore processor expertise, across its many platforms. This strategy is fully applied to the HDS6601 module. Because the processor, memory and surrounding technologies are leveraged across product lines, software developed on the HDS6601 module can interface seamlessly with other Mercury products. The same development and run-time environment is implemented on the HDS6601 module as on other Mercury platforms across the Ensemble 3000, 5000 and 6000 series.

The MultiCore Plus (MCP) open software environment gives the HDS6601 module access to a wide ecosystem of stacks, middleware, libraries and tools. Software support is available on the HDS6601 module for the following products:

Support for Mercury's standard numeric libraries via the MathPak product, which includes Vector Signal Image Processing Library (VSIPL) and Scientific Algorithm Library (SAL), is optimized for the Intel AVX architecture of the HDS6601 module.

Open Development Suite for Linux<sup>®</sup> is an Eclipse-based integrated development environment that includes a C/C++ optimizing compiler, a source-level debugger, a language-sensitive text editor, a performance profiler, a project builder, a version control system, a run-time error checker and a graphical source browser. Mercury provides extensions that allow multiprocessor-aware process launch and debug, as well as a System Supervisor view that allows graphical remote management. Support is provided for Wind River<sup>®</sup> Workbench integrated develop-

ment environment when the module is running Wind River Linux or VxWorks<sup>®</sup>.

Interprocessor Communication System (ICS) support is carried for-ward from the RACE++\*/MCOE<sup>™</sup> software environment. ICS provides a low-level interprocessor communication API that lets users take advantage of the high-bandwidth, low-latency Serial RapidIO fabric with an easy-to-use software interface.

OpenMPI/OFED middleware support pairs an open, recognized software interface with Mercury's optimization at the fabric level for unparalleled performance for data transfers over the data plane fabric.

 Trace Analysis Tool and Library (TATL<sup>™</sup>) is a 'logic analyzer for software' that provides insight into the dynamic interaction of up to a few hundred processors.

The MCP software environment lets applications use industry-standard middleware such as MPI, DRI, CORBA or standard TCP/IP sockets ported to run seamlessly over the fabric. MCP also offers a software tool that can help migrate legacy applications created with MCOE<sup>™</sup> into the MCP domain.

# Open Standards Mean Interoperability and Planning for the Future

The OpenVPX Industry Working Group was an industry initiative launched by defense prime contractors and Commercial-Off-The-Shelf (COTS) system developers to take a proactive approach to solving the interoperability issues associated with the VITA 46 (VPX) family of specifications. This group has created an overarching System Specification defining VPX system architecture through pinout definitions to establish a limited set of application-specific reference solutions. These OpenVPX standard solutions provide clear design guidance to COTS suppliers and the user community, assuring interoperability across multi-vendor implementations. The OpenVPX System Specifications were ratified by the VSO in February 2010.

### **Specifications**

### Intel 32-nm Sandy Bridge–Class Processor

 Two Octal-core E5-2648L Sandy Bridge server-class processors at 1.8 GHz each

 Peak performance 460 GFLOPS

 Threads per core 2

 QPI interface between processors 2 x 25.6 GB/s peak performance

 Intel Virtualization Technology

 Dual Integrated x16 Gen2 PCIe interface

 DDR3-1600
 32 GB with ECC

 Raw memory bandwidth
 102 GB/s

 BIOS SPI flash
 Dual 8 MB partitions

 NAND flash
 8 GB, SATA interface

### Virtex<sup>®</sup> 6 HX380T Field-Programmable Gate Array (FPGA)

Provides fabric bridging to data plane

Can act as co-processor executing iFFT/FFT, image or signal processing Configured from CPU or dedicated configuration ROM

### **Ethernet Connections**

| 1000BASE-BX Ethernet to P4 connector                                 | 2                        |
|----------------------------------------------------------------------|--------------------------|
| OpenVPX <sup>™</sup> Control Plane                                   |                          |
| 10/100/1000BASE-T Ethernet to P4 connector                           | 1                        |
| Accessible via OpenVPX RTM or external chassis i                     | nterface                 |
| 10/100/1000BASE-T Ethernet connection                                | 1                        |
| to front panel (air-cooled module), or                               |                          |
| to backplane (conduction-cooled module)                              |                          |
| Ethernet functions supported by the chipset include:                 |                          |
| UDP, TCP, SCTP, ARP, IPv4, IPv6, IEEE1588, flow cor<br>802.10 (VLAN) | ntrol, 802.1P (priority) |

### Intelligent Platform Management Interface (IPMI)

On-board IPMI controller Voltage and temperature monitor Geographical address monitor Power/reset control FRU and on-board EEPROM interfaces FPGA, CPU and CPLD interfaces

### **OpenVPX Multi-Plane Architecture**

System Management via IPMB-A and IPMB-B link on PO management plane Dual 4x Serial RapidIO or 10 Gigabit Ethernet interfaces on P1 data plane Dual full x16 or dual x8 PCIe expansion plane Dual 1000BASE-BX Ethernet control plane

### Additional I/O Capabilities

| RS-232 serial interface                                    | 1             |  |
|------------------------------------------------------------|---------------|--|
| to front panel (air-cooled), or                            |               |  |
| to backplane (conduction-cooled)                           |               |  |
| Configurable for RS-422 signaling when routed to backplane |               |  |
| RS-422 serial interface to backplane                       | 1             |  |
| RS-232 serial interfaces to backplane                      | 2             |  |
| Front-panel USB 2.0 interface                              | 1             |  |
| (air-cooled configurations only)                           |               |  |
| USB 2.0 interfaces to backplane                            | 2             |  |
| Front-panel eSATA interface                                | 1             |  |
| (air-cooled configurations only)                           |               |  |
| SATA interfaces to backplane                               | 2             |  |
| Single-ended GPIO interfaces to backplane                  | 8             |  |
| System signals to backplane                                |               |  |
| NVMRO, ChassisTest, Environmental Bypass                   | , MemoryClear |  |

### **Mechanical**

6U OpenVPX (air-cooled and conduction-cooled) 1.0" slot pitch OpenVPX and VPX REDI

Please refer to Mercury publication "Environmental Protections for Operation at the Tactical Edge" for specific ruggedness levels and cooling options.

The Mercury Systems logo is a registered trademark of Mercury Systems, Inc. Other marks used herein may be trademarks or registered trademarks of their respective holders. Mercury products identified in this document conform with the specifications and standards described herein. Conformance to any such standards is based solely on Mercury's internal processes and methods. The information contained in this document is subject to change at any time without notice.

Copyright © 2014 Mercury Systems, Inc.

2893.05E-1218-DS-HDS6601





INNOVATION THAT MATTERS <sup>™</sup>

CORPORATE HEADQUARTERS 50 Minuteman Road • Andover, MA 01810 USA (978) 967-1401 • (866) 627-6951 • Fax (978) 256-3599 EUROPE MERCURY SYSTEMS, LTD Unit 1 - Easter Park, Benyon Road, Silchester, Reading RG7 2PO United Kingdom + 44 0 1189 702050 • Fax + 44 0 1189 702321