# mercury

# SCFE6931

Configurable, low-latency, 6U OpenVPX™ heterogeneous processing module

Versal<sup>®</sup> Al Core board for faster and more efficient processing

- Dual AMD Xilinx Versal AI Core ACAP processors
- OpenVPX<sup>™</sup> compliant for ease of integration
- Supports multiple high reliability cooling options
- Fiber optic interfaces to maximize bandwidth



Mercury's SCFE6931 is a versatile OpenVPX<sup>™</sup> heterogeneous processing module designed for high performance and agile system integration. Incorporating AMD Xilinx's Versal<sup>®</sup> ACAP (Adaptive Compute Acceleration Platform) processors and advanced networking

Compute Acceleration Platform) processors and advanced networking architecture, this advanced module maximizes application performance by combining scalar processing, vector processing and programmable logic into a single 6U design.

Built-in mid-board fiber transceivers enable maximum customization and support highspeed digitization cards. Designed to be delivered in multiple cooling options, the SCFE6931 is ideal for applications that require high-performance operation in harsh environments.

# SPECIFICATIONS

#### Physical

- Single-slot 6U OpenVPX form factor
- OpenVPX interface compliant with ANSI/VITA 65-2010 (R2013)
- Up to 16 Rx/Tx mid-board fiber transceivers per Versal AI Core ACAP

#### **Backplane Interface**

- VITA 65 slot profile: SLT6-PAY-4F1Q2U2T-10.2.1
- VITA 66.x capable on P3 and P6
- Two Xilinx Versal Al Core VC1902 ACAPs (1,968 DSP58 engines each)

#### Memory

 48 GB of DDR4 SDRAM (24 GB per ACAP)

#### Other

- Vita 46.11 IPMI controller
- Sensor interface to monitor temperature, voltage
- Power sequencing
- Secure JTAG
- Manufactured in an AS9100D facility

#### THE VERSAL ACAP ADVANTAGE

The heterogenous mix of Versal ACAP resources gives designers the freedom to assign compute power to the processing engine most suitable to the task at hand, and the ability to adaptively reassign resources as required. This flexibility of ACAP delivers as much as ten times the performance over dedicated processor types alone.

Different members of the ACAP family provide different blends of three major processing resources: scalar processors (ARM CPUs), adaptable logic (FPGAs), and vector processors (GPUs and DSPs). These last two resources support AI capabilities such as inference, image processing, pattern recognition and signature detection.

#### HIGH DATA RATE OPTICAL INTERFACE

Currently implemented at 25 Gbps, the SCFE6931 has integrated mid-board fiber transceivers for connectivity to external system components via VITA 66.x.

#### **ADVANCED FPGA FUNCTIONALITY**

Mercury's processing modules leverage our EchoCore® FPGA IP that allows customers to focus on their application while building on the groundwork to provide basic infrastructure functionality right out of the box. Mercury facilitates the re-use of common IP across FPGAs to optimize time-to-market and reduce development time. Mercury simplifies application integration by providing a standard control plane interface using AXI4-Lite connectivity and uses AXI4-Stream switches for routing data within the FPGA and to external interfaces, such as PCIe. Customers can use their design tool of choice, such as parameterizable Xilinx IPs, HLS or RTL to generate signal processing algorithms. The cores are then instantiated into a reserved user block and compiled into the FPGAs.

#### **JUMP-START DEVELOPMENT**

Jump-start your development journey with the 8258, Mercury's low-cost 6U VPX development platform ideal for developing applications on the SCFE6931. Providing power and cooling to match the SCFE6931 in a small desktop footprint, the chassis allows access to all required interfaces on the SCFE6931 front panel. The 8258 can be configured with up to eight MPO optical connectors to support the 100 GigE interfaces on the SCFE6931 module.

Further expediting your development efforts, the 8258 comes with Mercury's Navigator<sup>®</sup> Design Suite, which consists of the Navigator<sup>®</sup> FPGA Design Kit (FDK) and Navigator<sup>®</sup> Board Support Package (BSP).

- The Navigator FDK includes a board's FPGA design as a block diagram that can be edited in Xilinx's Vivado IP Integrator. In addition to the IP Integrator block diagrams, all source code and IP core documentation is included. Developers can integrate their own IP along with the factory-installed functions or use the Navigator kit to replace the Mercury IP with their own.
- The Navigator BSP provides a C-callable library for control of a board's hardware and IP.

If deployed, the SCFE6931 board and the code developed with Navigator are portable.

#### **ENVIRONMENTAL**

# VITA - Standard Product Environmental Qualification Levels

| Rugged Level |                        | Conduction-cooled<br>Rugged L3**                                                     |
|--------------|------------------------|--------------------------------------------------------------------------------------|
| Temperature  | Operating              | -40° C to +71° C (at module edge)                                                    |
|              | Storage                | -55° C to +125° C                                                                    |
|              | Max. Rate of<br>Change | 10° C/min                                                                            |
| Humidity     | Operating*             | 5-95%, non-condensing                                                                |
|              | Storage                | 100% condensing                                                                      |
| Altitude     | Operating*             | 0-70,000 ft                                                                          |
|              | Storage                | 0-70,000 ft                                                                          |
| Vibration    | Ran                    | 0.1 g2/Hz; 5-2000 Hz, 1 hr/axis                                                      |
|              | Sine                   | 10G peak; 5–2000 Hz, 1 hr/axis                                                       |
|              | Shock                  | z-axis: 50g; x and y-axes: 80g;<br>(11ms, 1/2-sine pulse, 3 positive, 3<br>negative) |
| Salt/Fog     |                        | 10% NaCl                                                                             |
| VITA 47      |                        | Contact Factory                                                                      |

 $\ensuremath{^*}\xspace$  Customer must maintain required cfm level. Consult factory for the required flow rates.

\*\* Card edge should be maintained below 71° C

Storage Temperature is defined per MIL-STD-810F, Method 502.4, para 4.5.2, where the product under non-operational test is brought to an initial high temperature cycle to remove moisture. Then the unit under non-operational test will be brought to the low storage temperature. The low temperature test is maintained for 2 hours. The product is then brought to the high storage temperature and is maintained for 2 hours. The product is then brought to the high storage temperature and is maintained for 2 hours. The product is then brought back to ambient temperature. All temperature transitions are at a maximum rate of 10° C/min. One cold/hot cycle constitutes the complete non-operational storage temperature test. This assumes that the board level products are individually packaged in accordance with ASTM-D-3951 approved storage containers. These tests are not performed in Mercury shipping containers, but in an unrestrained condition. Please consult the factory if you would like additional test details.

All products manufactured by Mercury meet elements of the following specifications: MIL-STD-454, MIL-STD-883, MIL-HDBK-217F, and MIL-I-46058 or IPC-CC-830, and various IPC standards. Mercury's inspection system has been certified in accordance with MIL-I-45208A.

#### **SCFE6931 SLOT PROFILE**



# DESIGNER'S JOURNEY: NAVIGATING THE TRANSITION TO VERSAL ACAP

This white paper follows a Mercury design engineering team's journey toward ACAP development methodologies. By starting simply, our team was able to better understand the tools and technology behind the ACAP architecture before taking on more complex implementations. Click below to read the white paper.



# ORDERING INFORMATION

| Model    | Description                                         |
|----------|-----------------------------------------------------|
| SCFE6931 | Dual Versal® AI Core FPGA processing board - 6U VPX |

### **RELATED PRODUCTS**

| Model    | Description                                                       |
|----------|-------------------------------------------------------------------|
| 8258     | 1-slot 6U VPX development platform                                |
| SCFE6933 | Space-qualified Versal® AI Core FPGA processing board<br>- 6U VPX |

# mercury

# **Corporate Headquarters**

50 Minuteman Road Andover, MA 01810 USA +1 978.967.1401 tel +1 866.627.6951 tel +1 978.256.3599 fax

### International Headquarters Mercury International

Avenue Eugène-Lance, 38 PO Box 584 CH-1212 Grand-Lancy 1 Geneva, Switzerland +41 22 884 5100 tel Learn more Visit: mrcy.com/products/boards/fpga/MPSCFE6931

For technical details, contact: mrcy.com/go/CFSCFE6931



The Mercury Systems logo is a registered trademark of Mercury Systems, Inc. Other marks used herein may be trademarks or registered trademarks of their respective holders. Mercury products identified in this document conform with the specifications and standards described herein. Conformance to any such standards is based solely on Mercury's internal processes and methods. The information contained in this document is subject to change at any time without notice.



© 2023 Mercury Systems, Inc. 8079-00E-2-0-060623-DS-SCFE6931 | ER-21-1308