FEATURES

- Access Times of 110, 120ns
- Packaging
  - 159 PBGA, 13x22mm – 1.27mm pitch
- Page Mode
  - Page size is 8 words: Fast page read access from random locations within the page.
- Uniform Sector Architecture
  - One hundred twenty-eight 64 kword
- Single power supply operation
  - 3 volt read, erase, and program operations
- I/O Control
  - All input levels (address, control, and DQ input levels) and outputs are determined by voltage on Vio input. Vio range is 1.65 to Vcc
  - Write operation status bits indicate program and erase operation completion
  - Suspend and Resume commands for program and erase operations
- Hardware Reset# input resets device
- WP#/ACC Input
  - Accelerates programming time for greater throughput.
  - Protects first and last sector regardless of sector protection settings
- Secured Silicon Sector region
  - 128-word sector for permanent, secure identification through an 8-word random Electronic Serial Number, accessible through a command sequence
  - May be programmed and locked at the factory or by the customer
- 100,000 erase cycles per sector typical
- 20-year data retention typical

* This product is subject to change without notice.

GENERAL DESCRIPTION

The W78M32VP-XBX is a 256Mb, 3.3 volt-only Page Mode memory device.

The device offers fast page access times allowing high speed microprocessors to operate without wait states. To eliminate bus contention the device has separate chip enable (CS#), write enable (WE#) and output enable (OE#) controls.

The device offers uniform 64 Kword (128Kb) Sectors:

Page Mode Features

The page size is 8 words. After initial page access is accomplished, the page mode operation provides fast read access speed of random locations within that page.

Standard Flash Memory Features

The device requires a 3.3 volt power supply for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations Page Mode Features

Device Operations

This section describes the read, program, erase, handshaking, and reset features of the Flash devices. Operations are initiated by writing specific commands or a sequence with specific address and data patterns into the command registers (see Table 38 and Table 39). The command register itself does not occupy any addressable memory location; rather, it is composed of latches that store the commands, along with the address and data information needed to execute the command. The contents of the register serves as input to the internal state machine and the state machine outputs dictate the function of the device. Writing incorrect address and data values or writing them in an improper sequence may place the device in an unknown state, in which case the system must pull the RESET# pin low or power cycle the device to return the device to the reading array data mode.

Device Operation Table

The device must be setup appropriately for each operation. Table 2 describes the required state of each control pin for any particular operation.

VersatileIO™ (Vio) Control

The VersatileIO™ (Vio) control allows the host system to set the voltage levels that the device generates and tolerates on all inputs and outputs (address, control, and DQ signals). Vio range is 1.65 to Vcc.

For example, a Vio of 1.65-3.6 volts allows for I/O at the 1.8 or 3 volt levels, driving and receiving signals to and from other 1.8 or 3 V devices on the same data bus.
FIGURE 1 – PIN CONFIGURATION FOR W78M32VP-XBX (TOP VIEW)

*Ball L5 is reserved for A23 on future upgrades

FIGURE 2 – PIN DESCRIPTION

<table>
<thead>
<tr>
<th>DQ0-31</th>
<th>Data Inputs/Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0-22</td>
<td>Address Inputs</td>
</tr>
<tr>
<td>WE#1-2</td>
<td>Write Enables</td>
</tr>
<tr>
<td>CS#1-2</td>
<td>Chip Selects</td>
</tr>
<tr>
<td>OE#</td>
<td>Output Enable</td>
</tr>
<tr>
<td>RESET#</td>
<td>Hardware Reset</td>
</tr>
<tr>
<td>WP#/ACC</td>
<td>Hardware Write Protection/Acceleration</td>
</tr>
<tr>
<td>RY/BY#</td>
<td>Ready/Busy Output</td>
</tr>
<tr>
<td>VCC</td>
<td>Power Supply</td>
</tr>
<tr>
<td>VIO</td>
<td>I/O Power Supply</td>
</tr>
<tr>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>DNU</td>
<td>Do Not Use</td>
</tr>
<tr>
<td>NC</td>
<td>Not Connected</td>
</tr>
</tbody>
</table>

FIGURE 3 – BLOCK DIAGRAM
Read

All memories require access time to output array data. In a read operation, data is read from one memory location at a time. Addresses are presented to the device in random order, and the propagation delay through the device causes the data on its outputs to arrive with the address on its inputs.

The device defaults to reading array data after device power-up or hardware reset. To read data from the memory array, the system must first assert a valid address on A22-A0, while driving OE# and CE# to VIL. WE# must remain at VIH. All addresses are latched on the falling edge of CE#. Data will appear on DQ15-DQ0 after address access time (tACC), which is equal to the delay from stable addresses to valid output data.

The OE# signal must be driven to VIL. Data is output on DQ15-DQ0 pins after the access time (tACC) has elapsed from the falling edge of OE#, assuming the tACC access time has been meet.

Page Read Mode

The device is capable of fast page mode read and is compatible with the page mode Mask ROM read operation. This mode provides faster read access speed for random locations within a page. The page size of the device is 8 words. The appropriate page is selected by the higher address bits A(22)-A3.

Address bits A2-A0 in word mode determine the specific word within a page. The microprocessor supplies the specific word location. The random or initial page access is equal to tACC or tCE and subsequent page read accesses (as long as the locations specified by the microprocessor falls within that page) is equivalent to tACC: When CE# is deasserted and reasserted for a subsequent access, the access time is tACC or tCE. Fast page mode accesses are obtained by keeping the “read-page addresses” constant and changing the “intra-read page” addresses.

Autoselect

The Autoselect mode provides manufacturer ID, Device identification, and sector protection information, through identifier codes output from the internal register (separate from the memory array) on DQ7-DQ0. This mode is primarily intended for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm (see Table 4). The Autoselect codes can also be accessed in-system.

There are two methods to access autoselect codes. One uses the autoselect command, the other applies VIO on address pin A9.

When using programming equipment, the autoselect mode requires VIO (11.5 V to 12.5 V) on address pin A9. Address pins must be as shown in Table 3.

- To access Autoselect mode without using high voltage on A9, the host system must issue the Autoselect command.
- The Autoselect command sequence may be written to an address within a sector that is either in the read or erase-suspend-read mode.

- The Autoselect command may not be written while the device is actively programming or erasing.
- The system must write the reset command to return to the read mode (or erase-suspend-read mode if the sector was previously in Erase Suspend).
- It is recommended that A9 apply VIO after power-up sequence is completed. In addition, it is recommended that A9 apply from VID to VIL before power-down the VCC/VIO.
- See Table 39 for command sequence details.
- When verifying sector protection, the sector address must appear on the appropriate highest order address bits (see Table 5 to Table 6). The remaining address bits are don’t care. When all necessary bits have been set as required, the programming equipment may then read the corresponding identifier code on DQ15-DQ0. The Autoselect codes can also be accessed in-system through the command register.

Program/Erase Operations

These devices are capable of several modes of programming and erase operations which are described in detail in the following sections.

During a write operation, the system must drive CE# and WE# to VIL and OE# to VIH when providing address, command, and data. Addresses are latched on the last falling edge of WE# or CE#, while data is latched on the 1st rising edge of WE# or CE#.

The Unlock Bypass feature allows the host system to send program commands to the Flash device without first writing unlock cycles within the command sequence. See Unlock Bypass section for details on the Unlock Bypass function.

Note the following:

- When the Embedded Program algorithm is complete, the device returns to the read mode.
- The system can determine the status of the program operation by reading the DQ status bits. Refer to the Write Operation Status for information on these status bits.
- An “0” cannot be programmed back to a “1.” A succeeding read shows that the data is still “0.”
- Only erase operations can convert a “0” to a “1.”
- Any commands written to the device during the Embedded Program/Erase are ignored except the Suspend commands.
- Secured Silicon Sector, Autoselect, and CFI functions are unavailable when a program operation is in progress.
- A hardware reset and/or power removal immediately terminates the Program/Erase operation and the
- Program/Erase command sequence should be reinitiated once the device has returned to the read mode to ensure data integrity.
- Programming is allowed in any sequence and across sector boundaries for single word programming operation. See Write Buffer Programming when using the write buffer.
Programming to the same word address multiple times without intervening erases is permitted.

**Single Word Programming**

Single word programming mode is one method of programming the Flash. In this mode, four Flash command write cycles are used to program an individual Flash address. The data for this programming operation could be 8 or 16 bits wide.

While the single word programming method is supported by most Spansion devices, in general Single Word Programming is not recommended for devices that support Write Buffer Programming. See Table 39 for the required bus cycles and Figure 4 for the flowchart. When the Embedded Program algorithm is complete, the device then returns to the read mode and addresses are no longer latched. The system can determine the status of the program operation by reading the DQ status bits. Refer to Write Operation Status for information on these status bits.

- During programming, any command (except the Suspend Program command) is ignored.
- The Secured Silicon Sector, Autoselect, and CFI functions are unavailable when a program operation is in progress.
- A hardware reset immediately terminates the program operation. The program command sequence should be reinitiated once the device has returned to the read mode, to ensure data integrity.
- Programming to the same address multiple times continuously (for example, “walking” a bit within a word) is permitted.

**Write Buffer Programming**

Write Buffer Programming allows the system to write a maximum of 32 words in one programming operation. This results in a faster effective word programming time than the standard “word” programming algorithms.

The Write Buffer Programming command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the Write Buffer Load command written at the Sector Address in which programming occurs. At this point, the system writes the number of “word locations minus 1” that are loaded into the page buffer at the Sector Address in which programming occurs. This tells the device how many write buffer addresses are loaded with data and therefore when to expect the “Program Buffer to Flash” confirm command. The number of locations to program cannot exceed the size of the write buffer or the operation aborts. (Number loaded = the number of locations to program minus 1. For example, if the system programs 6 address locations, then 05h should be written to the device.)

The system then writes the starting address/data combination. This starting address is the first address/data pair to be programmed, and selects the “write-buffer-page” address. All subsequent address/data pairs must fall within the elected-write-buffer-page.

The “write-buffer-page” is selected by using the addresses AMAX–A5.

The “write-buffer-page” addresses must be the same for all address/data pairs loaded into the write buffer. (This means Write Buffer Programming cannot be performed across multiple “write-buffer-pages.” This also means that Write Buffer Programming cannot be performed across multiple sectors. If the system attempts to load programming data outside of the selected “write-buffer-page,” the operation ABORTs.)

After writing the Starting Address/Data pair, the system then writes the remaining address/data pairs into the write buffer.

Note that if a Write Buffer address location is loaded multiple times, the “address/data pair” counter is decremented for every data load operation. Also, the last data loaded at a location before the “Program Buffer to Flash” confirm command is the data programmed into the device. It is the software’s responsibility to comprehend ramifications of loading a write-buffer location more than once. The counter decrements for each data load operation, NOT for each unique write-buffer-address location. Once the specified number of write buffer locations have been loaded, the system must then write the “Program Buffer to Flash” command at the Sector Address. Any other address/data write combinations abort the Write Buffer Programming operation. The Write Operation Status bits should be used while monitoring the last address location loaded into the write buffer. This eliminates the need to store an address in memory because the system can load the last address location, issue the program confirm command at the last loaded address location, and then check the write operation status at that same address. DQ7, DQ6, DQ5, DQ2, and DQ1 should be monitored to determine the device status during Write Buffer Programming.

The write-buffer “embedded” programming operation can be suspended using the standard suspend/resume commands. Upon successful completion of the Write Buffer Programming operation, the device returns to READ mode. The Write Buffer Programming Sequence is ABORTED under any of the following conditions:

- Load a value that is greater than the page buffer size during the “Number of Locations to Program” step.
- Write to an address in a sector different than the one specified during the Write-Buffer-Load command.
- Write an Address/Data pair to a different write-buffer-page than the one selected by the “Starting Address” during the “write buffer data loading” stage of the operation.
- Writing anything other than the Program to Buffer Flash Command after the specified number of “data load” cycles.
- The ABORT condition is indicated by DQ1 = 1, DQ7 = DATA# (for the “last address location loaded”), DQ6 = TOGGLE, DQ5 = 0. This indicates that the Write Buffer Programming Operation was ABORTED. A “Write-to-Buffer-Abort reset” command sequence is required when using the write buffer Programming features in Unlock Bypass mode. Note that the Secured Silicon sector, autoselect, and CFI functions are unavailable when a program operation is in progress.

Write buffer programming is allowed in any sequence of memory (or address) locations. These flash devices are capable of handling multiple write buffer programming operations on the same write buffer address range without intervening erases.
Use of the write buffer is strongly recommended for programming when multiple words are to be programmed.

**Sector Erase**

The sector erase function erases one or more sectors in the memory array. (See Table 39 and Figure 6.) The device does not require the system to preprogram a sector prior to erase. The Embedded Erase algorithm automatically programs and verifies the entire memory to an all zero data pattern prior to electrical erase. After a successful sector erase, all locations within the erased sector contain FFFFh. The system is not required to provide any controls or timings during these operations.

After the command sequence is written, a sector erase time-out of no less than TSEA occurs. During the timeout period, additional sector addresses may be written. Loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. The time between these additional cycles must be less than 50 μs. Any sector erase address and command following the exceeded time-out (50μs) may or may not be accepted. Any command other than Sector Erase or Erase Suspend during the time-out period resets that sector to the read mode. The system can monitor DQ3 to determine if the sector erase timer has timed out. The time-out begins from the rising edge of the final WE# pulse in the command sequence.

When the Embedded Erase algorithm is complete, the sector returns to reading array data and addresses are no longer latched. The system can determine the status of the erase operation by reading DQ7 or DQ6/DQ2 in the erasing sector. Refer to Section write operation status section for information on these status bits.

Once the sector erase operation has begun, only the Erase Suspend command is valid. All other commands are ignored. However, note that a hardware reset immediately terminates the erase operation. If that occurs, the sector erase command sequence should be reinitiated once that sector has returned to reading array data, to ensure the entire array is properly erased.

The Unlock Bypass feature allows the host system to send program commands to the Flash device without first writing unlock cycles within the command sequence. See Unlock Bypass Section for details on the Unlock Bypass function.

Any commands written during the chip erase operation are ignored. However, note that a hardware reset immediately terminates the erase operation. If that occurs, the chip erase command sequence should be reinitiated once that sector has returned to reading array data, to ensure the entire array is properly erased.

**Erase Suspend/Erase Resume Commands**

The Erase Suspend command allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. The sector address is required when writing this command. This command is valid only during the sector erase operation, including the minimum TSEA time-out period during the sector erase command sequence. The Erase Suspend command is ignored if written during the chip erase operation.

When the Erase Suspend command is written during the sector erase operation, the device requires a maximum of 20 μs (5 μs typical) to suspend the erase operation. However, when the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation.

After the erase operation has been suspended, the device enters the erase-suspend-read mode. The system can read data from or program data to any sector not selected for erasure. (The device “erase suspends” all sectors selected for erasure.) Reading at any address within erase-suspended sectors produces status information on DQ7-DQ0. The system can use DQ7, or DQ6, and DQ2 together, to determine if a sector is actively erasing or is erase-suspended.

After an erase-suspended program operation is complete, the device returns to the erase-suspend-read mode. The system can determine the status of the program operation using write operation status bits, just as in the standard program operation.

In the erase-suspend-read mode, the system can also issue the Autoselect command sequence. Refer to Write Buffer Programming Section and the Autoselect Section.

To resume the sector erase operation, the system must write the Erase Resume command. The address of the erase-suspended sector is required when writing this command. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the chip has resumed erasing.

**Chip Erase Command Sequence**

Chip erase is a six-bus cycle operation as indicated by Table 39. These commands invoke the Embedded Erase algorithm, which does not require the system to preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory to an all zero data pattern prior to electrical erase. After a successful chip erase, all locations of the chip contain FFFFh. The system is not required to provide any controls or timings during these operations. The Command Definitions shows the address and data requirements for the chip erase command sequence.

When the Embedded Erase algorithm is complete, that sector returns to the read mode and addresses are no longer latched. The system can determine the status of the erase operation by using DQ7 or DQ6/DQ2. Refer to “Write Operation Status” for information on these status bits.

The Unlock Bypass feature allows the host system to send program commands to the Flash device without first writing unlock cycles within the command sequence. See Unlock Bypass Section for details on the Unlock Bypass function.

Any commands written during the chip erase operation are ignored. However, note that a hardware reset immediately terminates the erase operation. If that occurs, the chip erase command sequence should be reinitiated once that sector has returned to reading array data, to ensure the entire array is properly erased.
Program Suspend/Program Resume Commands

The Program Suspend command allows the system to interrupt an embedded programming operation or a “Write to Buffer” programming operation so that data can read from any nonsuspended sector. When the Program Suspend command is written during a programming process, the device halts the programming operation within 15 μs maximum (5 μs typical) and updates the status bits. Addresses are “don’t-cares” when writing the Program Suspend command.

After the programming operation has been suspended, the system can read array data from any nonsuspended sector. The Program Suspend command may also be issued during a programming operation while an erase is suspended. In this case, data may be read from any addresses not within a sector in Erase Suspend or Program Suspend. If a read is needed from the Secured Silicon Sector area, then user must use the proper command sequences to enter and exit this region.

The system may also write the Autoselect Command Sequence when the device is in Program Suspend mode. The device allows reading Autoselect codes in the suspended sectors, since the codes are not stored in the memory array. When the device exits the Autoselect mode, the device reverts to Program Suspend mode, and is ready for another valid operation. See Autoselect Section.

After the Program Resume command is written, the device reverts to programming. The system can determine the status of the program operation using the write operation status bits, just as in the standard program operation. See Write Operation Status Section for more information.

The system must write the Program Resume command (address bits are “don’t care”) to exit the Program Suspend mode and continue the programming operation. Further writes of the Program Resume command are ignored. Another Program Suspend command can be written after the device has resumed programming.

Accelerated Program

Accelerated single word programming and write buffer programming operations are enabled through the WP#/ACC pin. This method is faster than the standard program command sequences.

NOTE

- The accelerated program functions must not be used more than 10 times per sector. If the system asserts VHH on this input, the device automatically enters the aforementioned Unlock Bypass mode and uses the higher voltage on the input to reduce the time required for program operations. The system can then use the Write Buffer Load command sequence provided by the Unlock Bypass mode. Note that if a “Write-to-Buffer-Abort Reset” is required while in Unlock Bypass mode, the full 3-cycle RESET command sequence must be used to reset the device. Removing VHH from the ACC input, upon completion of the embedded program operation, returns the device to normal operation.
- Sectors must be unlocked prior to raising WP#/ACC to VHH.
- The WP#/ACC pin must not be at VHH for operations other than accelerated programming, or device damage may result.
- It is recommended that WP#/ACC apply VHH after power-up sequence is completed. In addition, it is recommended that WP#/ACC apply from VHH to VIH/VIL before powering down VCC/Vio.

Unlock Bypass

This device features an Unlock Bypass mode to facilitate shorter programming commands. Once the device enters the Unlock Bypass mode, only two write cycles are required to program data, instead of the normal four cycles.

This mode dispenses with the initial two unlock cycles required in the standard program command sequence, resulting in faster total programming time. The Command Definitions shows the requirements for the unlock bypass command sequences.

During the unlock bypass mode, only the Read, Program, Write Buffer Programming, Write-to-Buffer-Abort Reset, and Unlock Bypass Reset commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. The first cycle must contain the sector address and the data 90h. The second cycle need only contain the data 00h. The sector then returns to the read mode.

Write Operation Status

The device provides several bits to determine the status of a program or erase operation. The following subsections describe the function of DQ1, DQ2, DQ3, DQ5, DQ6, and DQ7.

DQ7: Data# Polling

The Data# Polling bit, DQ7, indicates to the host system whether an Embedded Program or Erase algorithm is in progress or completed, or whether the device is in Erase Suspend. Data# Polling is valid after the rising edge of the final WE# pulse in the command sequence. Note that the Data# Polling is valid only for the last word being programmed in the write-buffer-page during Write Buffer Programming. Reading Data# Polling status on any word other than the last word to be programmed in the write-buffer-page returns false status information.

During the Embedded Program algorithm, the device outputs on DQ7 the complement of the datum programmed to DQ7. This DQ7 status also applies to programming during Erase Suspend. When the Embedded Program algorithm is complete, the device outputs the datum programmed to DQ7. The system must provide the program address to read valid status information on DQ7. If a program address falls within a protected sector, Data# polling on DQ7 is active, then that sector returns to the read mode.

During the Embedded Erase Algorithm, Data# polling produces a “0” on DQ7. When the Embedded Erase algorithm is complete, or if the device enters the Erase Suspend mode, Data# Polling produces a “1” on DQ7. The system must provide an address within any of the sectors selected for erase to read valid status information on DQ7.

After an erase command sequence is written, if all sectors selected...
for erasing are protected, Data# Polling on DQ7 is active for approximately 100 μs, then the device returns to the read mode. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. However, if the system reads DQ7 at an address within a protected sector, the status may not be valid. Just prior to the completion of an Embedded Program or Erase operation, DQ7 may change asynchronously with DQ6-DQ0 while Output Enable (OE#) is asserted low. That is, the device may change from providing status information to valid data on DQ7. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the program or erase operation and DQ7 has valid data, the data outputs on DQ6-DQ0 may be still invalid. Valid data on DQ7-D00 appears on successive read cycles.

See the following for more information: Table 18, shows the outputs for Data# Polling on DQ7. Figure 7, shows the Data# Polling algorithm; and Figure 22, shows the Data# Polling timing diagram.

**DQ6: Toggle Bit I**

Toggle Bit I on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete, or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address, and is valid after the rising edge of the final WE# pulse in the command sequence (prior to the program or erase operation), and during the sector erase time-out.

During an Embedded Program or Erase algorithm operation, successive read cycles to any address that is being programmed or erased causes DQ6 to toggle. When the operation is complete, DQ6 stops toggling.

After an erase command sequence is written, if all sectors selected for erasing are protected, DQ6 toggles for approximately 100μs, then returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected.

The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erase-suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress), DQ6 toggles. When the device enters the Erase Suspend mode, DQ6 stops toggling. However, the system must also use DQ2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use DQ7 (see DQ7: Data# Polling).

If a program address falls within a protected sector, DQ6 toggles for approximately 1μs after the program command sequence is written, then returns to reading array data.

DQ6 also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program Algorithm is complete. Toggle Bit I on DQ6 requires either OE# or CE# to be de-asserted and reasserted to show the change in state.

**DQ2: Toggle Bit II**

The “Toggle Bit II” on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended. Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. DQ2 toggles when the system reads at addresses within those sectors that have been selected for erasure. But DQ2 cannot distinguish whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 18 to compare outputs for DQ2 and DQ6.

**Reading Toggle Bits DQ6/DQ2**

Whenever the system initially begins reading toggle bit status, it must read DQ7–DQ0 at least twice in a row to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erases operation. The system can read array data on DQ7–DQ0 on the following read cycle. However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high (see DQ5: Exceeded Timing Limits). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erases operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data. The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation. Refer to Figure 7 for more details.

**NOTE**

When verifying the status of a write operation (embedded program/erase) of a memory sector, DQ6 and DQ2 toggle between high and low states in a series of consecutive and contiguous status read cycles. In order for this toggling behavior to be properly observed, the consecutive status bit reads must not be interleaved with read accesses to other memory sectors. If it is not possible to temporarily prevent reads to other memory sectors, then it is recommended to use the DQ7 status bit as the alternative method of determining the active or inactive status of the write operation.

**DQ5: Exceeded Timing Limits**

DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit. Under these conditions DQ5 produces a “1,” indicating that the program or erase cycle was not successfully completed. The device does not output a 1 on DQ5 if the system tries to program a 1 to a location that was previously programmed to 0. Only an erase operation can change a 0 back to a 1. Under this condition, the device ignores the bit that was
incorrectly instructed to be programmed from a 0 to a 1, while any other bits that were correctly requested to be changed from 1 to 0 are programmed. Attempting to program a 0 to a 1 is masked during the programming operation. Under valid DQ5 conditions, the system must write the reset command to return to the read mode (or to the erase-suspend-read mode if a sector was previously in the erase-suspend-program mode).

DQ3: Sector Erase Timeout State Indicator
After writing a sector erase command sequence, the system may read DQ3 to determine whether or not erase has begun. (The sector erase timer does not apply to the chip erase command.) If additional sectors are selected for erase, the entire time-out also applies after each additional sector erase command. When the time-out period is complete, DQ3 switches from a “0” to a “1.” If the time between additional sector erase commands from the system can be assumed to be less than tSEA, then the system need not monitor DQ3. See Sector Erase for more details.

After the sector erase command is written, the system should read the status of DQ7 (Data# Polling) or DQ6 (Toggle Bit I) to ensure that the device has accepted the command sequence, and then read DQ3. If DQ3 is “1,” the Embedded Erase algorithm has begun; all further commands (except Erase Suspend) are ignored until the erase operation is complete. If DQ3 is “0,” the device accepts additional sector erase commands. To ensure the command has been accepted, the system software should check the status of DQ3 prior to and following each sub-sequent sector erase command. If DQ3 is high on the second status check, the last command might not have been accepted. Table 18 shows the status of DQ3 relative to the other status bits.

DQ1: Write to Buffer Abort
DQ1 indicates whether a Write to Buffer operation was aborted. Under these conditions DQ1 produces a “1.” The system must issue the “Write to Buffer Abort Reset” command sequence to return the device to reading array data. See Write Buffer Programming for more details.

Writing Commands/Command Sequences
During a write operation, the system must drive CE# and WE# to VIL and OE# to VIH when providing an address, command, and data. Addresses are latched on the last falling edge of WE# or CE#, while data is latched on the 1st rising edge of WE# or CE#. An erase operation can erase one sector, multiple sectors, or the entire device. Table 1 indicates the address space that each sector occupies. The device address space is divided into uniform 64KW/128KB8 sectors. A sector address is the set of address bits required to uniquely select a sector. ICC2 in “DC Characteristics” represents the active current specification for the write mode. “AC Characteristics” contains timing specification tables and timing diagrams for write operations.

RY/BY#
The RY/BY# is a dedicated, open-drain output pin that indicates whether an Embedded Algorithm is in progress or complete. The RY/BY# status is valid after the rising edge of the final WE# pulse in the command sequence. Since RY/BY# is an open-drain output, several RY/BY# pins can be tied together in parallel with a pull-up resistor to Vcc. This feature allows the host system to detect when data is ready to be read by simply monitoring the RY/BY# pin, which is a dedicated output and controlled by CE# (not OE#).

Hardware Reset
The RESET# input provides a hardware method of resetting the device to reading array data. When RESET# is driven low for at least a period of tRP (RESET# Pulse Width), the device immediately terminates any operation in progress, tristates all outputs, resets the configuration register, and ignores all read/write commands for the duration of the RESET# pulse. The device also resets the internal state machine to reading array data.

To ensure data integrity Program/Erase operations that were interrupted should be reinitiated once the device is ready to accept another command sequence. When RESET# is held at VSS, the device draws VCC reset current (ICC5). If RESET# is held at VIL, but not at VSS, the standby current is greater. RESET# may be tied to the system reset circuitry which enables the system to read the boot-up firmware from the Flash memory upon a system reset.

Software Reset
Software reset is part of the command set (see Table 12.1 on page 69) that also returns the device to arrayread mode and must be used for the following conditions:
1. to exit Autoselect mode
2. when DQ5 goes high during write status operation that indicates program or erase cycle was not successfully completed
3. exit sector lock/unlock operation.
4. to return to erase-suspend-read mode if the device was previously in Erase Suspend mode.
5. after any aborted operations

The following are additional points to consider when using the reset command:
- This command resets the sectors to the read and address bits are ignored.
- Reset commands are ignored during program and erase operations.
- The reset command may be written between the cycles in a program command sequence before programming begins (prior to the third cycle). This resets the sector to which the system was writing to the read mode.
- If the program command sequence is written to a sector that is in the Erase Suspend mode, writing the reset command returns that sector to the erase-suspend-read mode.
To exit the unlock bypass mode, the system must issue a two-cycle unlock bypass reset command sequence.

If DQ1 goes high during a Write Buffer Programming operation, the system must write the “Write to Buffer abort Reset” command sequence to RESET the device to reading array data. The standard RESET command does not work during this condition.

To exit the unlock bypass mode, the system must issue a two-cycle unlock bypass reset command sequence [see Command Definitions for details].

Advanced Sector Protection/Unprotection

The Advanced Sector Protection/Unprotection feature disables or enables programming or erase operations in any or all sectors and can be implemented through software and/or hardware methods, which are independent of each other. This section describes the various methods of protecting data stored in the memory array. An overview of these methods is shown in Figure 8.

Lock Register

As shipped from the factory, all devices default to the persistent mode when power is applied, and all sectors are unprotected. The device programmer or host system must then choose which sector protection method to use. Programming (setting to “0”) any one of the following two one-time programmable, non-volatile bits locks the part permanently in that mode:

- Lock Register Persistent Protection Mode Lock Bit (DQ1)
- Lock Register Password Protection Mode Lock Bit (DQ2)

NOTES
1. If the password mode is chosen, the password must be programmed before setting the corresponding lock register bit.
2. After the Lock Register Bits Command Set Entry command sequence is written, reads and writes for Sector 0 are disabled, while reads from other sectors are allowed until exiting this mode.
3. If both lock bits are selected to be programmed (to zeros) at the same time, the operation aborts.
4. Once the Password Mode Lock Bit is programmed, the Persistent Mode Lock Bit is permanently disabled, and no changes to the protection scheme are allowed. Similarly, if the Persistent Mode Lock Bit is programmed, the Password Mode is permanently disabled.

After selecting a sector protection method, each sector can operate in any of the following three states:

1. Constantly locked. The selected sectors are protected and can not be reprogrammed unless PPB lock bit is cleared via a password, hardware reset, or power cycle.
2. Dynamically locked. The selected sectors are protected and can be altered via software commands.
3. Unlocked. The sectors are unprotected and can be erased and/or programmed.

Persistent Protection Bits

The Persistent Protection Bits are unique and nonvolatile for each sector and have the same endurances as the Flash memory. Preprogramming and verification prior to erasure are handled by the device, and therefore do not require system monitoring.

NOTES
1. Each PPB is individually programmed and all are erased in parallel.
2. While programming PPB for a sector, array data can be read from any other sector, except Sector 0 (used for Data# Polling) and the sector in which sector PPB is being programmed.
3. Entry command disables reads and writes for the sector selected.
4. Reads within that sector return the PPB status for that sector.
5. All Reads must be performed using the read mode.
6. The specific sector address (A22-A16) are written at the same time as the program command.
7. If the PPB Lock Bit is set, the PPB Program or erase command does not execute and times-out without programming or erasing the PPB.
8. There are no means for individually erasing a specific PPB and no specific sector address is required for this operation.
9. Exit command must be issued after the execution which resets the device to read mode and reenables reads and writes for Sector 0.
10. The programming state of the PPB for a given sector can be verified by writing a PPB Status Read Command to the device as described by the flow chart shown in Figure 9.

Dynamic Protection Bits

Dynamic Protection Bits are volatile and unique for each sector and can be individually modified. DYBs only control the protection scheme for unprotected sectors that have their PPBs cleared (erased to “1”). By issuing the DYB Set or Clear command sequences, the DYBs are set (programmed to “0”) or cleared (erased to “1”), thus placing each sector in the protected or unprotected state respectively. This feature allows software to easily protect sectors against inadvertent changes yet does not prevent the easy removal of protection when changes are needed.

NOTES
1. The DYBs can be set (programmed to “0”) or cleared (erased to “1”) as often as needed. When the parts are first shipped, the PPBs are cleared (erased to “1”) and upon power up or reset, the DYBs can be set or cleared depending upon the ordering option chosen.
2. If the option to clear the DYBs after power up is chosen, (erased to “1”), then the sectors may be modified depending upon the PPB state of that sector (see Table 20).
3. The sectors would be in the protected state if the option to set the DYBs after power up is chosen (programmed to “0”).
4. It is possible to have sectors that are persistently locked with sectors that are left in the dynamic state.
5. The DYB Set or Clear commands for the dynamic sectors signify protected or unprotected state of the sectors respectively. However, if there is a need to change the status of the persistently locked sectors, a few more steps are required. First, the PPB Lock Bit must be cleared by either putting the device through a power-cycle, or hardware reset. The PPBs can then be changed to reflect the desired settings. Setting the PPB Lock Bit once again locks the PPBs, and the device operates normally again.
6. To achieve the best protection, it is recommended to execute the PPB Lock Set command early in the boot code and protect the boot code by holding WP#/ACC = VLL. Note that the PPB and DYB bits have the same function when WP#/ACC = VHH as they do when ACC = VIL.

**PERSISTENT PROTECTION BIT LOCK BIT**

The Persistent Protection Bit Lock Bit is a global volatile bit for all sectors. When set (programmed to “0”), it locks all PPBs and when cleared (programmed to “1”), allows the PPBs to be changed. There is only one PPB Lock Bit per device.

**NOTES**

1. No software command sequence unlocks this bit unless the device is in the password protection mode; only a hardware reset or a power-up clears this bit.
2. The PPB Lock Bit must be set (programmed to “0”) only after all PPBs are configured to the desired settings.

**Password Protection Method**

The Password Protection Method allows an even higher level of security than the Persistent Sector Protection Mode by requiring a 64-bit password for unlocking the device PPB Lock Bit. In addition to this password requirement, after power up and reset, the PPB Lock Bit is set to “0” to maintain the password mode of operation. Successful execution of the Password Unlock command by entering the entire password clears the PPB Lock Bit, allowing for sector PPBs modifications.

**NOTES**

1. There is no special addressing order required for programming the password. Once the Password is written and verified, the Password Mode Locking Bit must be set in order to prevent access.
2. The Password Program Command is only capable of programming “0”s. Programming a “1” after a cell is programmed as a “0” results in a time-out with the cell as a “0”.
3. The password is all “1”s when shipped from the factory.
4. All 64-bit password combinations are valid as a password.
5. There is no means to verify what the password is after it is set.
6. The Password Mode Lock Bit, once set, prevents reading the 64-bit password on the data bus and further password programming.
7. The Password Mode Lock Bit is not erasable.
8. The lower two address bits (A1–A0) are valid during the Password Read, Password Program, and Password Unlock.
9. The exact password must be entered in order for the unlocking function to occur.
10. The Password Unlock command cannot be issued any faster than 1 μs at a time to prevent a hacker from running through all the 64-bit combinations in an attempt to correctly match a password.
11. Approximately 1 μs is required for unlocking the device after the valid 64-bit password is given to the device.
12. Password verification is only allowed during the password programming operation.
13. All further commands to the password region are disabled and all operations are ignored.
14. If the password is lost after setting the Password Mode Lock Bit, there is no way to clear the PPB Lock Bit.
15. Entry command sequence must be issued prior to any of any operation and it disables reads and writes for Sector 0. Reads and writes for other sectors excluding Sector 0 are allowed.
16. If the user attempts to program or erase a protected sector, the device ignores the command and returns to read mode.
17. A program or erase command to a protected sector enables status polling and returns to read mode without having modified the contents of the protected sector.
18. The programming of the DYB, PPB, and PPB Lock for a given sector can be verified by writing individual status read commands DYB Status, PPB Status, and PPB Lock Status to the device.

**Hardware Data Protection Methods**

The device offers two main types of data protection at the sector level via hardware control:

- When WP#/ACC is at VIL, the either the highest or lowest sector is locked (device specific).

There are additional methods by which intended or accidental erasure of any sectors can be prevented via hardware means. The following subsections describe these methods:

**WP#/ACC Method**

The Write Protect feature provides a hardware method of protecting one outermost sector. This function is provided by the WP#/ACC pin and overrides the previously discussed Sector Protection/Unprotection method.

If the system asserts VIL on the WP#/ACC pin, the device disables program and erase functions in the highest or lowest sector independently of whether the sector was protected or unprotected using the method described in Advanced Sector Protection/Unprotection.

If the system asserts VIL on the WP#/ACC pin, the device reverts to whether the boot sectors were last set to be protected or unprotected. That is, sector protection or unprotected for
these sectors depends on whether they were last protected or unprotected.

The WP#/ACC pin must be held stable during a command sequence execution. WP# has an internal pull-up; when unconnected, WP# is set at VIL.

NOTE
If WP#/ACC is at VIL when the device is in the standby mode, the maximum input load current is increased.

Low VCC Write Inhibit
When VCC is less than VILKO, the device does not accept any write cycles. This protects data during VCC power-up and power-down. The command register and all internal program/erase circuits are disabled, and the device resets to reading array data. Subsequent writes are ignored until VCC is greater than VILKO. The system must provide the proper signals to the control inputs to prevent unintentional writes when VCC is greater than VILKO.

Write Pulse “Glitch Protection”
Noise pulses of less than 5 ns (typical) on OE#, CE# or WE# do not initiate a write cycle.

Power-Up Write Inhibit
If WE# = CE# = RESET# = VIL and OE# = VIH during power up, the device does not accept commands on the rising edge of WE#. The internal state machine is automatically reset to the read mode on power-up.

Power Conservation Modes

Standby Mode
When the system is not reading or writing to the device, it can place the device in the standby mode. In this mode, current consumption is greatly reduced, and the outputs are placed in the high impedance state, independent of the OE# input. The device enters the CMOS standby mode when the CE# and RESET# inputs are both held at VCC ± 0.3 V. The device requires standard access time (tCE) for read access, before it is ready to read data. If the device is deselected during erasure or programming, the device draws active current until the operation is completed. ICC4 in “DC Characteristics” represents the standby current specification.

Automatic Sleep Mode
The automatic sleep mode minimizes Flash device energy consumption. The device automatically enables this mode when addresses remain stable for tACC + 30 ns. The automatic sleep mode is independent of the CE#, WE#, and OE# control signals. Standard address access timings provide new data when addresses are changed. While in sleep mode, output data is latched and always available to the system. ICC6 represents the automatic sleep mode current specification.

Hardware RESET# Input Operation
The RESET# input provides a hardware method of resetting the device to reading array data. When RESET# is driven low for at least a period of tRP, the device immediately terminates any operation in progress, tristates all outputs, and ignores all read/write commands for the duration of the RESET# pulse. The device also resets the internal state machine to reading array data. The operation that was interrupted should be reinitiated once the device is ready to accept another command sequence to ensure data integrity.

When RESET# is held at VSS ± 0.3 V, the device draws ICC reset current (ICC5). If RESET# is held at VIL but not within VSS ± 0.3 V, the standby current is greater.

RESET# may be tied to the system reset circuitry and thus, a system reset would also reset the Flash memory, enabling the system to read the boot-up firmware from the Flash memory.

Output Disable (OE#)
When the OE# input is at VIH, output from the device is disabled. The outputs are placed in the high impedance state. (With the exception of RY/BY#.)

Secured Silicon Sector Flash Memory Region

Secured Silicon Sector Flash Memory Region The Secured Silicon Sector provides an extra Flash memory region that enables permanent part identification through an Electronic Serial Number (ESN). The Secured Silicon Sector is 128 words in length and all Secured Silicon reads outside of the 128-word address range returns invalid data. The Secured Silicon Sector Indicator Bit, DQ7, (at Autoselect address 03h) is used to indicate whether or not the Secured Silicon Sector is locked when shipped from the factory.

Please note the following general conditions:
- On power-up, or following a hardware reset, the device reverts to sending commands to the normal address space.
- Reads outside of sector SA0 return memory array data.
- Sector SA0 is remapped from memory array to Secured Silicon Sector array.
- Once the Secured Silicon Sector Entry Command is issued, the Secured Silicon Sector Exit command must be issued to exit Secured Silicon Sector Mode.
- The Secured Silicon Sector is not accessible when the device is executing an Embedded Program or Embedded Erase algorithm.
- The ACC function and unlock bypass modes are not available when the Secured Silicon Sector is enabled.

Factory Locked Secured Silicon Sector
The Factory Locked Secured Silicon Sector is always protected when shipped from the factory and has the Secured Silicon Sector Indicator Bit (DQ7) permanently set to a “1”. This prevents cloning of a factory locked part and ensures the security of the ESN and customer code once the product is shipped to the field.
These devices are available pre-programmed with one of the following:

- A random, 8 Word secure ESN only within the Secured Silicon Sector (at addresses 000000H - 000007H)
- Both a random, secure ESN and customer code through the Spansion programming service.

Customers may opt to have their code programmed through the Spansion programming services. Spansion programs the customer's code, with or without the random ESN. The devices are then shipped from the Spansion factory with the Secured Silicon Sector permanently locked. Contact your local representative for details on using Spansion programming services.

**Customer Lockable Secured Silicon Sector**

The Customer Lockable Secured Silicon Sector is always shipped unprotected (DQ7 set to “0”), allowing customers to utilize that sector in any manner they choose. If the security feature is not required, the Secured Silicon Sector can be treated as an additional Flash memory space.

Please note the following:

- Once the Secured Silicon Sector area is protected, the Secured Silicon Sector Indicator Bit is permanently set to “0.”
- The Secured Silicon Sector can be read any number of times, but can be programmed and locked only once. The Secured Silicon Sector lock must be used with caution as once locked, there is no procedure available for unlocking the Secured Silicon Sector area and none of the bits in the Secured Silicon Sector memory space can be modified in any way.
- The accelerated programming (ACC) and unlock bypass functions are not available when the Secured Silicon Sector is enabled.
- Once the Secured Silicon Sector is locked and verified, the system must write the Exit Secured Silicon Sector Region command sequence which return the device to the memory array at sector 0.

**Secured Silicon Sector Entry/Exit Command Sequences**

The system can access the Secured Silicon Sector region by issuing the three-cycle Enter Secured Silicon Sector command sequence. The device continues to access the Secured Silicon Sector region until the system issues the four-cycle Exit Secured Silicon Sector command sequence.

See Command Definitions [Secured Silicon Sector Command Table, Appendix Table 39 for address and data requirements for both command sequences.

The Secured Silicon Sector Entry Command allows the following commands to be executed

- Read customer and factory Secured Silicon areas
- Program the customer Secured Silicon Sector

After the system has written the Enter Secured Silicon Sector command sequence, it may read the Secured Silicon Sector by using the addresses normally occupied by sector SA0 within the memory array. This mode of operation continues until the system issues the Exit Secured Silicon Sector command sequence, or until power is removed from the device.
### TABLE 1 – SECTOR & MEMORY ADDRESS MAP

<table>
<thead>
<tr>
<th>Uniform Sector Size</th>
<th>Sector Count</th>
<th>Sector Range</th>
<th>Address Range (16-bit)</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sector Count</td>
<td>128</td>
<td>SA00</td>
<td>0000000h - 00FFFFFh</td>
<td>Sector Starting Address</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SA127</td>
<td>07F0000 - 7FFFFFF</td>
<td>Sector Ending Address</td>
</tr>
</tbody>
</table>

### TABLE 2 – DEVICE OPERATIONS

<table>
<thead>
<tr>
<th>Operation</th>
<th>CE#</th>
<th>OE#</th>
<th>WE#</th>
<th>RESET#</th>
<th>WP3/ACC</th>
<th>Addresses (Note 1)</th>
<th>DQ0 - DQ7</th>
<th>DQ8 - DQ15</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>H</td>
<td>X</td>
<td>AN</td>
<td>DOUT</td>
<td>DOUT</td>
</tr>
<tr>
<td>Write (Program/Erase)</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>(Note 2)</td>
<td>AN</td>
<td>(Note 3)</td>
<td>(Note 3)</td>
</tr>
<tr>
<td>Accelerated Program</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>VHH</td>
<td>AN</td>
<td>(Note 3)</td>
<td>(Note 3)</td>
</tr>
<tr>
<td>Standby</td>
<td>Vcc ± 0.3V</td>
<td>X</td>
<td>X</td>
<td>VCC ± 0.3V</td>
<td>H</td>
<td>X</td>
<td>High-Z</td>
<td>High-Z</td>
</tr>
<tr>
<td>Output Disable</td>
<td>L</td>
<td>H</td>
<td>H</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>High-Z</td>
<td>High-Z</td>
</tr>
<tr>
<td>Reset</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>High-Z</td>
<td>High-Z</td>
<td>High-Z</td>
</tr>
</tbody>
</table>

Legend:
- L = Logic Low = VIL, H = Logic High = VIH, VHH = 11.5–12.5V, X = Don’t Care, AN = Address In, DIN = Data In, DOUT = Data Out

Notes:
1. Addresses are AMax:A0 in word mode.
2. If WP# = VIL, on the outermost sector remains protected. If WP# = VIH, the outermost sector is unprotected. WP# has an internal pull-up; when unconnected, WP# is a VIH. All sectors are unprotected when shipped from the factory (The Secured Silicon Sector can be factory protected depending on version ordered.)
3. DIN or DOUT as required by command sequence, data polling, or sector protect algorithm.

### TABLE 3 – AUTOSELECT CODES, (HIGH VOLTAGE METHOD)

<table>
<thead>
<tr>
<th>Description</th>
<th>CE#</th>
<th>OE#</th>
<th>WE#</th>
<th>Amax to A16</th>
<th>A14 to A10</th>
<th>A9</th>
<th>A8 to A7</th>
<th>A5 to A4</th>
<th>A3 to A2</th>
<th>A1</th>
<th>A0</th>
<th>DQ8 to DQ15</th>
<th>DQ7 to DQ0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device ID</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>VD</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>22</td>
<td>7Eh</td>
</tr>
<tr>
<td>Cycle 1</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>VD</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>22</td>
<td>21h</td>
</tr>
<tr>
<td>Cycle 2</td>
<td>H</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>H</td>
<td>H</td>
<td>22</td>
<td></td>
<td></td>
<td>01h (unprotected), 00h (unprotected)</td>
<td></td>
</tr>
<tr>
<td>Cycle 3</td>
<td>H</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td></td>
<td></td>
<td>99h (factory locked), 19h (not factory locked)</td>
<td></td>
</tr>
<tr>
<td>Sector Group Protection Verification</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>SA</td>
<td>X</td>
<td>VD</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>H</td>
<td>89h (factory locked), 09h (not factory locked)</td>
<td></td>
</tr>
<tr>
<td>Secured Silicon Sector Indicator Bit (DQ7), WP# protects highest address sector</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>VD</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>H</td>
<td>89h (factory locked), 09h (not factory locked)</td>
<td></td>
</tr>
<tr>
<td>Secured Silicon Sector Indicator Bit (DQ7), WP# protects lowest address sector</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>X</td>
<td>X</td>
<td>VD</td>
<td>X</td>
<td>L</td>
<td>L</td>
<td>H</td>
<td>H</td>
<td>89h (factory locked), 09h (not factory locked)</td>
<td></td>
</tr>
</tbody>
</table>

Legend:
- L = Logic Low = VIL, H = Logic High = VIH, SA = Sector Address, X = Don’t care, VD = 11.5V to 12.5V
### TABLE 4 – AUTOSELECT ADDRESSES IN SYSTEM

<table>
<thead>
<tr>
<th>Uniform Sector Size</th>
<th>Sector Count</th>
<th>Read Data (word mode)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Manufacturer ID</td>
<td>(Base) + 00h</td>
<td>xx02h</td>
</tr>
<tr>
<td>Device ID, Word 1</td>
<td>(Base) + 01h</td>
<td>227Eh</td>
</tr>
<tr>
<td>Device ID, Word 2</td>
<td>(Base) + 0Eh</td>
<td>2221h</td>
</tr>
<tr>
<td>Device ID, Word 3</td>
<td>(Base) + 0Fh</td>
<td>2201h</td>
</tr>
<tr>
<td>Secure Device Verify</td>
<td>(Base) + 03h</td>
<td>XX19h = Note Factory Locked, XX99h = Factory locked</td>
</tr>
<tr>
<td></td>
<td></td>
<td>XX09h = Note Factory Locked, XX89h = Factory locked</td>
</tr>
<tr>
<td>Sector Protect Verify</td>
<td>(SA) + 02h</td>
<td>xx01h = Locked, XX00h = Unlocked</td>
</tr>
</tbody>
</table>

### TABLE 5 – AUTOSELECT ENTRY IN SYSTEM

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unlock Cycle 1</td>
<td>Write</td>
<td>Base + 555h</td>
<td>0x00AAh</td>
</tr>
<tr>
<td>Unlock Cycle 2</td>
<td>Write</td>
<td>Base + 2AAh</td>
<td>0x0055h</td>
</tr>
<tr>
<td>Autoselect Command</td>
<td>Write</td>
<td>Base + 555h</td>
<td>0x0090h</td>
</tr>
</tbody>
</table>

### TABLE 6 – AUTOSELECT EXIT

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unlock Cycle 1</td>
<td>Write</td>
<td>Base + XXXh</td>
<td>0x00F0h</td>
</tr>
</tbody>
</table>

Note
1. Any offset within the device works.
2. base = base address.

### TABLE 7 – SINGLE WORD PROGRAM

(LLD Function = lld_ProgramCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unlock Cycle 1</td>
<td>Write</td>
<td>Base + 555h</td>
<td>00AAh</td>
</tr>
<tr>
<td>Unlock Cycle 2</td>
<td>Write</td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>Program Setup</td>
<td>Write</td>
<td>Base + 555h</td>
<td>00A0h</td>
</tr>
<tr>
<td>Program</td>
<td></td>
<td>Word Address</td>
<td>Data</td>
</tr>
</tbody>
</table>
### TABLE 8 – WRITE BUFFER PROGRAM
(LLL Functions Used = lld_WriteToBufferCmd, lld_ProgramBufferToFlashCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Description</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Unlock</td>
<td>Write</td>
<td>Base + 55Sh</td>
<td>00AAh</td>
</tr>
<tr>
<td>2</td>
<td>Unlock</td>
<td>Write</td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>3</td>
<td>Write Buffer Load Command</td>
<td></td>
<td>Sector Address</td>
<td>0025h</td>
</tr>
<tr>
<td>4</td>
<td>Write Word Count</td>
<td></td>
<td>Sector Address</td>
<td>Word Count (N-1)h</td>
</tr>
</tbody>
</table>

Number of words (N) loaded into the write buffer can be from 1 to 32 words (1 to 64 bytes).

5 to 36 | Load Buffer Word N | Write | Program Address, Word N | Word N |
Last    | Write Buffer to Flash  |       | Sector Address         | 0029h   |

**Notes**
1. Base = Base Address.
2. Last = Last cycle of write buffer program operation; depending on number of words written, the total number of cycles may be from 6 to 37.
3. For maximum efficiency, it is recommended that the write buffer be loaded with the highest number of words (N words) possible.

### TABLE 9 – SECTOR ERASE
(LLL Function = lld_SectorEraseCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Description</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Unlock</td>
<td>Write</td>
<td>Base + 55Sh</td>
<td>00AAh</td>
</tr>
<tr>
<td>2</td>
<td>Unlock</td>
<td></td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>3</td>
<td>Setup Command</td>
<td></td>
<td>Base + 55Sh</td>
<td>0080h</td>
</tr>
<tr>
<td>4</td>
<td>Unlock</td>
<td></td>
<td>Base + 55Sh</td>
<td>00AAh</td>
</tr>
<tr>
<td>5</td>
<td>Unlock</td>
<td></td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>6</td>
<td>Sector Erase Command</td>
<td></td>
<td>Sector Address</td>
<td>0030h</td>
</tr>
</tbody>
</table>

Unlimited additional sectors may be selected for erase; command(s) must be written within 50μs

**Notes**
1. Base = Base Address.
2. Last = Last cycle of write buffer program operation; depending on number of words written, the total number of cycles may be from 6 to 37.
3. For maximum efficiency, it is recommended that the write buffer be loaded with the highest number of words (N words) possible.

### TABLE 10 – SECTOR ERASE
(LLL Function = lld_SectorEraseCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Description</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Unlock</td>
<td>Write</td>
<td>Base + 55Sh</td>
<td>00AAh</td>
</tr>
<tr>
<td>2</td>
<td>Unlock</td>
<td></td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>3</td>
<td>Setup Command</td>
<td></td>
<td>Base + 55Sh</td>
<td>0080h</td>
</tr>
<tr>
<td>4</td>
<td>Unlock</td>
<td></td>
<td>Base + 55Sh</td>
<td>00AAh</td>
</tr>
<tr>
<td>5</td>
<td>Unlock</td>
<td></td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>6</td>
<td>Chip Erase Command</td>
<td></td>
<td>Base + 55Sh</td>
<td>0010h</td>
</tr>
</tbody>
</table>
### TABLE 11 – ERASE SUSPEND
(LLD Function = lld_EraseSuspendCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Write</td>
<td>Base + XXXh</td>
<td>00B0h</td>
</tr>
</tbody>
</table>

### TABLE 12 – ERASE RESUME
(LLD Function = lld_EraseSuspendCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Write</td>
<td>Sector Address</td>
<td>0030h</td>
</tr>
</tbody>
</table>

### TABLE 13 – PROGRAM SUSPEND
(LLD Function = lld_ProgramSuspendCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Write</td>
<td>Base + XXXh</td>
<td>00B0h</td>
</tr>
</tbody>
</table>

### TABLE 14 – PROGRAM RESUME
(LLD Function = lld_ProgramSuspendCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Write</td>
<td>Base + XXXh</td>
<td>0030h</td>
</tr>
</tbody>
</table>

### TABLE 15 – UNLOCK BYPASS ENTRY
(LLD Function = lld_UnlockBypassEntryCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Description</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Unlock</td>
<td>Base + 555h</td>
<td>00AAh</td>
</tr>
<tr>
<td>2</td>
<td>Unlock</td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>3</td>
<td>Entry Command</td>
<td>Base + 555h</td>
<td>0020h</td>
</tr>
</tbody>
</table>

### TABLE 16 – UNLOCK BYPASS PROGRAM
(LLD Function = lld_UnlockBypassProgramCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Description</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Program Setup Command</td>
<td>Base + x00h</td>
<td>00AAh</td>
</tr>
<tr>
<td>2</td>
<td>Program Command</td>
<td>Program Address</td>
<td>0055h</td>
</tr>
</tbody>
</table>

### TABLE 17 – UNLOCK BYPASS PROGRAM
(LLD Function = lld_UnlockBypassProgramCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Description</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Reset Cycle 1</td>
<td>Base + x00h</td>
<td>0090h</td>
</tr>
<tr>
<td>2</td>
<td>Reset Cycle 2</td>
<td>Base + x00h</td>
<td>0000h</td>
</tr>
</tbody>
</table>
### TABLE 18 – WRITE OPERATION STATUS

<table>
<thead>
<tr>
<th>Status</th>
<th>DQ7 (Note 2)</th>
<th>DQ6</th>
<th>DQ5 (Note 1)</th>
<th>DQ3</th>
<th>DQ2 (Note 2)</th>
<th>DQ1</th>
<th>RY/BY#</th>
</tr>
</thead>
<tbody>
<tr>
<td>Standard Mode</td>
<td>DQ7# Toggle</td>
<td>0</td>
<td>N/A</td>
<td>No toggle</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Embedded Program Algorithm</td>
<td>DQ7# Toggle</td>
<td>0</td>
<td>1</td>
<td>Toggle</td>
<td>N/A</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Embedded Erase Algorithm</td>
<td>DQ7# Toggle</td>
<td>0</td>
<td>1</td>
<td>Toggle</td>
<td>N/A</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Program Suspend Mode</td>
<td>Program-Suspended Sector</td>
<td>Invalid (not allowed)</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Program Suspend Read</td>
<td>Non-Suspend Sector</td>
<td>Toggle</td>
<td>N/A</td>
<td>0</td>
<td>N/A</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Erase Suspend Mode</td>
<td>Erase-Suspended Sector</td>
<td>1</td>
<td>No toggle</td>
<td>0</td>
<td>N/A Toggle</td>
<td>N/A</td>
<td>0</td>
</tr>
<tr>
<td>Erase Suspend Read</td>
<td>Non-Erase Suspended Sector</td>
<td>Data</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Erase-Suspend-Program (Embedded Program)</td>
<td>DQ7# Toggle</td>
<td>0</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Write-to-Buffer</td>
<td>Busy (Note 3)</td>
<td>DQ7# Toggle</td>
<td>0</td>
<td>N/A</td>
<td>N/A</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Abort (Note 4)</td>
<td>DQ7# Toggle</td>
<td>0</td>
<td>N/A</td>
<td>N/A</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Notes**

1. DQ5 switches to 1 when an Embedded Program, Embedded Erase, or Write-to-Buffer operation has exceeded the maximum timing limits. Refer to DQ5: Exceeded Timing Limits on page 39 for more information.
2. DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details.
3. The Data Polling algorithm should be used to monitor the last loaded write-buffer address location.
4. DQ1 switches to 1 when the device has aborted the write-to-buffer operation.

### TABLE 19 – SOFTWARE FUNCTIONS RESET

(LLL Function = lld_ResetCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset Command</td>
<td>Write</td>
<td>Base + x00h</td>
<td>00F0h</td>
</tr>
</tbody>
</table>

### TABLE 20 – LOCK REGISTER

<table>
<thead>
<tr>
<th>DQ15-3</th>
<th>DQ2</th>
<th>DQ1</th>
<th>DQ0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Don't Care</td>
<td>Password Protection Mode Lock Bit</td>
<td>Persistent Protection Mode Lock Bit</td>
<td>Secured Silicon Sector Protection Bit</td>
</tr>
</tbody>
</table>
### TABLE 21 – SECTOR PROTECTION SCHEMES: DYB, PPB AND PPB LOCK BIT COMBINATIONS

<table>
<thead>
<tr>
<th>Uniques Device PPB Lock Bit</th>
<th>Sector PPB</th>
<th>Sector DYB</th>
<th>Sector Protection Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 = locked</td>
<td>0</td>
<td>x</td>
<td>Protected through PPB</td>
</tr>
<tr>
<td>1 = unlock</td>
<td>0</td>
<td>x</td>
<td>Protected through PPB</td>
</tr>
<tr>
<td>Any Sector</td>
<td>0</td>
<td>1</td>
<td>Unprotected</td>
</tr>
<tr>
<td>Any Sector</td>
<td>1</td>
<td>0</td>
<td>Protected through PPB</td>
</tr>
<tr>
<td>Any Sector</td>
<td>1</td>
<td>x</td>
<td>Protected through PPB</td>
</tr>
<tr>
<td>Any Sector</td>
<td>1</td>
<td>1</td>
<td>Protected through PPB</td>
</tr>
<tr>
<td>Any Sector</td>
<td>1</td>
<td>1</td>
<td>Unprotected</td>
</tr>
</tbody>
</table>

Table 21 contains all possible combinations of the DYB, PPB, and PPB Lock Bit relating to the status of the sector. In summary, if the PPB Lock Bit is locked (set to “0”), no changes to the PPBs are allowed. The PPB Lock Bit can only be unlocked (reset to “1”) through a hardware reset or power cycle. See also Figure 8.1 for an overview of the Advanced Sector Protection feature.

### TABLE 22 – LOCK REGISTER

<table>
<thead>
<tr>
<th>Secured Silicon Sector Address Range</th>
<th>Customer Lockable</th>
<th>ESN Factory Locked</th>
<th>ExpressFlash Factory Locked</th>
</tr>
</thead>
<tbody>
<tr>
<td>000000h-000007h</td>
<td>Determined by customer</td>
<td>ESN</td>
<td>ESN or determined by customer</td>
</tr>
<tr>
<td>000008h-000007Fh</td>
<td>Unavailable</td>
<td>Unavailable</td>
<td>Determined by customer</td>
</tr>
</tbody>
</table>

### TABLE 23 – SECURED SILICON SECTOR ENTRY

(LLD Function = lld_SecSiSectorEntryCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unlock Cycle 1</td>
<td>Write</td>
<td>Base + 555h</td>
<td>00AAh</td>
</tr>
<tr>
<td>Unlock Cycle 2</td>
<td></td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>Entry Cycle</td>
<td></td>
<td>Base + 555h</td>
<td>0088h</td>
</tr>
</tbody>
</table>

Note
Base = Base Address.

### TABLE 24 – SECURED SILICON SECTOR PROGRAM

(LLD Function = lld_ProgramCmd)

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unlock Cycle 1</td>
<td>Write</td>
<td>Base + 555h</td>
<td>00AAh</td>
</tr>
<tr>
<td>Unlock Cycle 2</td>
<td></td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>Program Setup</td>
<td></td>
<td>Base + 555h</td>
<td>0088h</td>
</tr>
<tr>
<td>Program</td>
<td></td>
<td>Word Address</td>
<td>Data Word</td>
</tr>
</tbody>
</table>

Note
Base = Base Address.
### TABLE 25 – SECURED SILICON SECTOR EXIT

<table>
<thead>
<tr>
<th>Cycle</th>
<th>Operation</th>
<th>Word Address</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Unlock Cycle 1</td>
<td>Write</td>
<td>Base + 555h</td>
<td>00AAh</td>
</tr>
<tr>
<td>Unlock Cycle 2</td>
<td></td>
<td>Base + 2AAh</td>
<td>0055h</td>
</tr>
<tr>
<td>Exit Cycle 3</td>
<td></td>
<td>Base + 555h</td>
<td>0088h</td>
</tr>
<tr>
<td>Exit Cycle 4</td>
<td></td>
<td>Base + 000h</td>
<td>0000h</td>
</tr>
</tbody>
</table>

Note: Base = Base Address.

### TABLE 26 – ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Description</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Storage Temperature</td>
<td>-55°C to +125°C</td>
</tr>
<tr>
<td>Ambient Temperature with Power Applied</td>
<td>-0.5V to VCC + 0.5V</td>
</tr>
<tr>
<td>Voltage with Respect to Ground</td>
<td>-0.5V to +4.0 V</td>
</tr>
<tr>
<td>VIO</td>
<td>-0.5V to +4.0 V</td>
</tr>
<tr>
<td>A9 and ACC (Note 2)</td>
<td>0.5V to +12.5V</td>
</tr>
</tbody>
</table>

Notes:
1. Minimum DC voltage on input or I/Os is –0.5 V. During voltage transitions, inputs or I/Os may overshoot VSS to –2.0 V for periods of up to 20 ns. See Figure 11. Maximum DC voltage on input or I/Os is VCC + 0.5 V. During voltage transitions inputs or I/Os may overshoot to VCC + 2.0 V for periods up to 20 ns. See Figure 12.
2. Minimum DC input voltage on pins A9 and ACC is –0.5V. During voltage transitions, A9 and ACC may overshoot VSS to –2.0 V for periods of up to 20 ns. See Figure 11. Maximum DC voltage on pins A9 and ACC is +12.5 V, which may overshoot to 14.0 V for periods up to 20 ns.
3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.
4. Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.

### TABLE 27 – CAPACITANCE

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>WE# capacitance</td>
<td>C_WE</td>
<td>10.0</td>
<td>pF</td>
</tr>
<tr>
<td>CS# capacitance</td>
<td>C_CS</td>
<td>25.0</td>
<td>pF</td>
</tr>
<tr>
<td>Data I/O capacitance</td>
<td>C_DO</td>
<td>10.0</td>
<td>pF</td>
</tr>
<tr>
<td>Address input capacitance</td>
<td>C_AD</td>
<td>15.0</td>
<td>pF</td>
</tr>
<tr>
<td>RY/BY# capacitance</td>
<td>C_RB</td>
<td>20.0</td>
<td>pF</td>
</tr>
<tr>
<td>OE# capacitance</td>
<td>C_OE</td>
<td>18.0</td>
<td>pF</td>
</tr>
</tbody>
</table>

This parameter is guaranteed by design but not tested.

### TABLE 28 – RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>V_CC</td>
<td>3.0</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>I/O Supply Voltage</td>
<td>V_IO</td>
<td>3.0</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>Operating Temp. (Mil.)</td>
<td>T_A</td>
<td>-55</td>
<td>+125</td>
<td>ºC</td>
</tr>
<tr>
<td>Operating Temp. (Ind.)</td>
<td>T_A</td>
<td>-40</td>
<td>+85</td>
<td>ºC</td>
</tr>
</tbody>
</table>

Note: For all AC and DC specifications: VIO = VCC

### TABLE 29 – DATA RETENTION

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pattern Data Retention Time</td>
<td>150ºC</td>
<td>10</td>
<td>Years</td>
</tr>
<tr>
<td></td>
<td>125ºC</td>
<td>20</td>
<td>Years</td>
</tr>
<tr>
<td>Parameter Symbol</td>
<td>Parameter Description (Notes)</td>
<td>Test Conditions</td>
<td>Min</td>
</tr>
<tr>
<td>------------------</td>
<td>--------------------------------</td>
<td>----------------</td>
<td>-----</td>
</tr>
<tr>
<td>IL</td>
<td>Input Load Current</td>
<td>$V_{IN} = V_{SS}$ to $V_{CC}$</td>
<td>WP/ACC</td>
</tr>
<tr>
<td>ILLU</td>
<td>A9 Input Load Current</td>
<td>$V_{CC} = V_{CC}$ max; 12.5V</td>
<td></td>
</tr>
<tr>
<td>ILO</td>
<td>Output Leakage Current</td>
<td>$V_{OL} = V_{SS}$ to $V_{CC}$; $V_{CC} = V_{CC}$ max</td>
<td></td>
</tr>
<tr>
<td>ICC1</td>
<td>VCC active Read Current (1)</td>
<td>CE# = VIH, OE# = VIH, $V_{CC} = V_{CC}$ max, $f = 5$MHz</td>
<td></td>
</tr>
<tr>
<td>IIO2</td>
<td>Vio Non-active Output</td>
<td>CE# = VIH, OE# = VIH</td>
<td></td>
</tr>
<tr>
<td>ICC2</td>
<td>VCC Intra-Page Read Current (1)</td>
<td>CE# = VIH, OE# = VIH, $V_{CC} = V_{CC}$ max, $f = 10$MHz</td>
<td></td>
</tr>
<tr>
<td>ICC3</td>
<td>VCC Active Erase/Program Current (2, 3)</td>
<td>CE# = VIH, OE# = VIH, $V_{CC} = V_{CC}$ max</td>
<td></td>
</tr>
<tr>
<td>ICC4</td>
<td>VCC Standby Current</td>
<td>CE#, RESET# = $V_{CC}$ ±0.3, OE# = VIH, $V_{CC} = V_{CC}$ max</td>
<td></td>
</tr>
<tr>
<td>ICC5</td>
<td>VCC Reset Current</td>
<td>$V_{CC} = V_{CC}$ max; $V_{IL} = V_{SS} + 0.3V/-0.1V$, RESET# = VSS ±0.3V</td>
<td></td>
</tr>
<tr>
<td>ICC6</td>
<td>Automatic Sleep Mode (4)</td>
<td>$V_{CC} = V_{CC}$ max, VIH = $V_{CC}$ ±0.3V, $V_{IL} = V_{SS} + 0.3V/-0.1V$, WP#/ACC = VIH</td>
<td></td>
</tr>
<tr>
<td>IACC</td>
<td>ACC Accelerated Program Current</td>
<td>CE# = VIH, OE# = VIH, $V_{CC} = V_{CC}$ max, WP#/ACC = $V_{PH}$</td>
<td></td>
</tr>
<tr>
<td>IL</td>
<td>Input Low Voltage (5)</td>
<td></td>
<td>-0.1</td>
</tr>
<tr>
<td>Vih</td>
<td>Voltage for Program Acceleration</td>
<td>$V_{CC} = 2.7 - 3.6V$</td>
<td></td>
</tr>
<tr>
<td>Vio</td>
<td>Voltage for Autoselect and Temporary Sector Unprotect</td>
<td>$V_{CC} = 2.7 - 3.6V$</td>
<td></td>
</tr>
<tr>
<td>Vcc Low Output Voltage (5)</td>
<td>$I_{OL} = 100μA$</td>
<td></td>
<td>0.15 x Vio</td>
</tr>
<tr>
<td>Voh</td>
<td>Output High Voltage (5)</td>
<td>$I_{OH} = 100μA$</td>
<td></td>
</tr>
<tr>
<td>VLKO</td>
<td>Low VCC Lock-Out Voltage</td>
<td></td>
<td>2.3</td>
</tr>
</tbody>
</table>

Notes:
1. The ICC current listed is typically less than 2 mA/MHz, with OE# at VIH.
2. ICC active while Embedded Erase or Embedded Program or White Buffer Programming is in progress.
3. Not 100% tested.
4. Automatic sleep mode enables the lower power mode when addresses remain stable for $t_{ACC} + 30$ ns.
5. $V_{IO} = 1.65$–3.6 V
6. $V_{CC} = 3$ V and $V_{IO} = 3$V or 1.8V. When $V_{IO}$ is at 1.8V, I/O pins cannot operate at 3V.
### TABLE 31 – AC TEST CONDITIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Typ</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Pulse Levels</td>
<td>VIL = 0, VIH = 2.5</td>
<td>V</td>
</tr>
<tr>
<td>Input Rise and Fall</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>Input and Output Reference Level</td>
<td>1.5</td>
<td>V</td>
</tr>
<tr>
<td>Output Timing Reference Level</td>
<td>1.5</td>
<td>V</td>
</tr>
</tbody>
</table>

Notes:
- VZ is programmable from -2V to +7V.
- IOL & IOH programmable from 0 to 16 mA.
- Tester Impedance Z0 = 50\( \Omega \).
- VZ is typically the midpoint of VOH and VOL.
- IOL & IOH are adjusted to simulate a typical resistive load circuit.
- ATE tester includes jig capacitance.

### TABLE 32 – TEST SPECIFICATIONS

<table>
<thead>
<tr>
<th>Test Condition</th>
<th>All Speeds</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Load</td>
<td>1 TTL gate</td>
<td></td>
</tr>
<tr>
<td>Output Load Capacitance, CL (including jig capacitance)</td>
<td>30</td>
<td>pF</td>
</tr>
<tr>
<td>Input Rise and Fall Times</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>Input Pulse Levels</td>
<td>0.0–VIO</td>
<td>V</td>
</tr>
<tr>
<td>Input timing measurement reference levels (See Note)</td>
<td>0.5VCC</td>
<td>V</td>
</tr>
<tr>
<td>Output timing measurement reference levels</td>
<td>0.5VCC</td>
<td>V</td>
</tr>
</tbody>
</table>

Note: If VCC < VIO, the reference level is 0.5 Vio.

### TABLE 33 – AC CHARACTERISTICS — READ-ONLY OPERATIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>(-110)</th>
<th>(-120)</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Cycle Time</td>
<td>(t_{AC})</td>
<td>110</td>
<td>120</td>
<td>ns</td>
</tr>
<tr>
<td>Address Access Time</td>
<td>(t_{ACC})</td>
<td>110</td>
<td>120</td>
<td>ns</td>
</tr>
<tr>
<td>Chip Select Access Time</td>
<td>(t_{CE})</td>
<td>110</td>
<td>120</td>
<td>ns</td>
</tr>
<tr>
<td>Page Access Time</td>
<td>(t_{ACC})</td>
<td>25</td>
<td>25</td>
<td>ns</td>
</tr>
<tr>
<td>Output Enable to Output Valid (1)</td>
<td>(t_{OE})</td>
<td>20</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td>Chip Select High to Output High Z</td>
<td>(t_{OE})</td>
<td>20</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td>Output Enable High to Output High Z</td>
<td>(t_{OE})</td>
<td>20</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td>Output Hold from Addresses, CS# or OE# Change, Whichever occurs first</td>
<td>(t_{OH})</td>
<td>0</td>
<td>0</td>
<td>ns</td>
</tr>
<tr>
<td>Output Enable Hold Time</td>
<td>(t_{OEH})</td>
<td>0</td>
<td>0</td>
<td>ns</td>
</tr>
<tr>
<td>Toggle and Data# Polling</td>
<td>(t_{OEH})</td>
<td>10</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td>Chip Enable Hold Time</td>
<td>(t_{CEH})</td>
<td>35</td>
<td>35</td>
<td>ns</td>
</tr>
</tbody>
</table>

Note: (1) \(t_{OE}\) for data polling is 45ns when VIO = 1.65V to 2.7V and 32ns when VIO = 2.7V to 3.6V.
### TABLE 34 – AC CHARACTERISTICS — HARDWARE RESET (1)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>RESET# Pin Low (During Embedded Algorithms) to Read Mode</td>
<td>t_{ready}</td>
<td>35</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>RESET# Pin Low (NOT During Embedded Algorithms) to Read Mode</td>
<td>t_{ready}</td>
<td>35</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>RESET# Pulse Width</td>
<td>t_{RP}</td>
<td>35</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>RESET# High Time Before Read</td>
<td>t_{RH}</td>
<td>200</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>RESET# Low to Standby Mode</td>
<td>t_{RPD}</td>
<td>10</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>RY/BY# Recovery Time</td>
<td>t_{RB}</td>
<td>0</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

### TABLE 35 – POWER-UP SEQUENCE TIMINGS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset Low Time from rising edge of Vcc (or last Reset pulse) to rising edge of RESET#</td>
<td>t_{VCS}</td>
<td>35</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>Reset Low Time from rising edge of Vio (or last Reset pulse) to rising edge of RESET#</td>
<td>t_{Vios}</td>
<td>35</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>Reset High Time before Read</td>
<td>t_{RH}</td>
<td>200</td>
<td></td>
<td>μs</td>
</tr>
</tbody>
</table>

#### Notes
1. Vio < Vcc + 200 mV.
2. Vio and VCC ramp must be synchronized during power up.
3. If RESET# is not stable for t_{VCS} or t_{Vios}:
   - The device does not permit any read and write operations.
   - A valid read operation returns FFh.
   - A hardware reset is required.
4. Vcc maximum power-up current (RST=VIL) is 20 mA.
### Table 36 – AC CHARACTERISTICS — WRITE/ERASE/PROGRAM OPERATIONS — WE# CONTROLLED

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>-110 Min</th>
<th>-120 Min</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Write Cycle Time (3)</td>
<td>$t_{AVAV}$</td>
<td>110</td>
<td>120</td>
<td>ns</td>
</tr>
<tr>
<td>Chip Select Setup Time (3)</td>
<td>$t_{EUXL}$</td>
<td>0</td>
<td>0</td>
<td>ns</td>
</tr>
<tr>
<td>Write Enable Pulse Width</td>
<td>$t_{WUPH}$</td>
<td>35</td>
<td>35</td>
<td>ns</td>
</tr>
<tr>
<td>Address Setup Time</td>
<td>$t_{AVWL}$</td>
<td>0</td>
<td>0</td>
<td>ns</td>
</tr>
<tr>
<td>Data Setup Time</td>
<td>$t_{DVWH}$</td>
<td>30</td>
<td>30</td>
<td>ns</td>
</tr>
<tr>
<td>Data Hold Time</td>
<td>$t_{DHXH}$</td>
<td>0</td>
<td>0</td>
<td>ns</td>
</tr>
<tr>
<td>Address Hold Time</td>
<td>$t_{AHXH}$</td>
<td>45</td>
<td>45</td>
<td>ns</td>
</tr>
<tr>
<td>Duration of Byte Programming Operation (1)</td>
<td>$t_{WHWH1}$</td>
<td>480</td>
<td>480</td>
<td>μs</td>
</tr>
<tr>
<td>Sector Erase (2)</td>
<td>$t_{WHWH2}$</td>
<td>5</td>
<td>5</td>
<td>sec</td>
</tr>
<tr>
<td>Read Recovery Time before Write (3)</td>
<td>$t_{GHWL}$</td>
<td>0</td>
<td>0</td>
<td>ns</td>
</tr>
<tr>
<td>VCC Setup Time (3)</td>
<td>$t_{VCS}$</td>
<td>35</td>
<td>35</td>
<td>μs</td>
</tr>
<tr>
<td>Chip Programming Time (4)</td>
<td></td>
<td>200</td>
<td>200</td>
<td>sec</td>
</tr>
<tr>
<td>Address Setup Time to OE# low during toggle bit polling</td>
<td>$t_{ASO}$</td>
<td>15</td>
<td>15</td>
<td>ns</td>
</tr>
</tbody>
</table>

**Notes:**
1. Typical value for $t_{WHWH1}$ is 6 μs.
2. Typical value for $t_{WHWH2}$ is 0.5 sec.
3. Guaranteed by design, but not tested.
4. Typical value is 50 sec. The typical chip program time is considerably less than the maximum chip programming time listed, since most bytes program faster than the maximum program times listed.

### Table 37 – AC CHARACTERISTICS — ALTERNATE CS# CONTROLLED ERASE AND PROGRAM OPERATIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Speed Options</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{AVAW}$</td>
<td>Write Cycle Time (1)</td>
<td>Min</td>
<td>110</td>
</tr>
<tr>
<td>$t_{AVWL}$</td>
<td>Address Cycle Time</td>
<td>Min</td>
<td>0</td>
</tr>
<tr>
<td>$t_{ELAX}$</td>
<td>Address Hold Time</td>
<td>Min</td>
<td>45</td>
</tr>
<tr>
<td>$t_{EVEH}$</td>
<td>Data Setup Time</td>
<td>Min</td>
<td>30</td>
</tr>
<tr>
<td>$t_{EVDX}$</td>
<td>Data Hold Time</td>
<td>Min</td>
<td>0</td>
</tr>
<tr>
<td>$t_{VENH}$</td>
<td>CE# Hold Time</td>
<td>Min</td>
<td>0</td>
</tr>
<tr>
<td>$t_{GEHEL}$</td>
<td>Read Recovery Time Before Write (OE# High to WE# Low)</td>
<td>Min</td>
<td>0</td>
</tr>
<tr>
<td>$t_{GVEL}$</td>
<td>WE# Setup Time</td>
<td>Min</td>
<td>0</td>
</tr>
<tr>
<td>$t_{EWBH}$</td>
<td>WE# Hold Time</td>
<td>Min</td>
<td>0</td>
</tr>
<tr>
<td>$t_{ELEH}$</td>
<td>CS# Pulse Width</td>
<td>Min</td>
<td>35</td>
</tr>
<tr>
<td>$t_{EHEL}$</td>
<td>CS# Pulse Width High (1)</td>
<td>Min</td>
<td>30</td>
</tr>
<tr>
<td>$t_{WHWH1}$</td>
<td>Programming Operation</td>
<td>Typ</td>
<td>480</td>
</tr>
<tr>
<td>$t_{WHWH1}$</td>
<td>Accelerated Programming Operation</td>
<td>Typ</td>
<td>13.5</td>
</tr>
<tr>
<td>$t_{WHWH2}$</td>
<td>Sector Erase Operation</td>
<td>Typ</td>
<td>0.5</td>
</tr>
</tbody>
</table>

**Note:**
1. Not tested.
### TABLE 38 – ERASE AND PROGRAMMING PERFORMANCE

\[
V_{CC} = 3.3V \pm 0.3V, -55^\circ C \leq T_A \leq +125^\circ C
\]

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Typ (Note 1)</th>
<th>Max (Note 2)</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sector Erase Time</td>
<td>0.5</td>
<td>3.5</td>
<td>sec</td>
<td>Excludes 00h programming prior to erasure (Note 4)</td>
</tr>
<tr>
<td>Chip Erase Time</td>
<td>64</td>
<td>256</td>
<td>sec</td>
<td></td>
</tr>
<tr>
<td>Total Write Buffer Time (Note 3)</td>
<td>480</td>
<td></td>
<td>μs</td>
<td>Excludes system level overhead (Note 5)</td>
</tr>
<tr>
<td>Total Accelerated Write Buffer Programming Time (Note 3)</td>
<td>432</td>
<td></td>
<td>μs</td>
<td></td>
</tr>
<tr>
<td>Ship Program Time</td>
<td>123</td>
<td></td>
<td>sec</td>
<td></td>
</tr>
</tbody>
</table>

**Notes**

1. Typical program and erase times assume the following conditions: 25ºC, 3.6V VCC, 10,000 cycles, checker board pattern.
2. Under worst case conditions of -40ºC, VCC = 3.0V, 100,000 cycle.
3. Effective write buffer specification is based upon 32-word write buffer operation.
4. In the pre-programming step of the embedded erase algorithm, all bits are programmed to 00H before erasure.
5. System level overhead is the time required to execute the two- or four-bus-cycle sequence for the program command. See table 38 and 39.
### TABLE 39 – MEMORY ARRAY COMMAND DEFINITIONS

<table>
<thead>
<tr>
<th>Command</th>
<th>Cycles</th>
<th>Bus Cycles (Note 1-5)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>First</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Addr</td>
</tr>
<tr>
<td>Read (6)</td>
<td>1</td>
<td>RA</td>
</tr>
<tr>
<td>Reset (7)</td>
<td>1</td>
<td>XXX</td>
</tr>
<tr>
<td>AutoSelect (8-10)</td>
<td>4</td>
<td>555</td>
</tr>
<tr>
<td>Device Protect Verify (10)</td>
<td>4</td>
<td>555</td>
</tr>
<tr>
<td>Secure Device Verify (11)</td>
<td>4</td>
<td>555</td>
</tr>
<tr>
<td>CFI Query (12)</td>
<td>1</td>
<td>55</td>
</tr>
<tr>
<td>Program (8)</td>
<td>4</td>
<td>555</td>
</tr>
<tr>
<td>Write to Buffer (3)</td>
<td>3</td>
<td>555</td>
</tr>
<tr>
<td>Program Buffer to Flash (Confirm)</td>
<td>1</td>
<td>SA</td>
</tr>
<tr>
<td>Write-to-Buffer-Abort Reset</td>
<td>3</td>
<td>555</td>
</tr>
<tr>
<td>Unlock Bypass</td>
<td>3</td>
<td>555</td>
</tr>
<tr>
<td>Enter (14)</td>
<td>2</td>
<td>XXX</td>
</tr>
<tr>
<td>Sector Erase (14)</td>
<td>2</td>
<td>XXX</td>
</tr>
<tr>
<td>Chip Erase (14)</td>
<td>2</td>
<td>XXX</td>
</tr>
<tr>
<td>Reset (15)</td>
<td>2</td>
<td>XXX</td>
</tr>
<tr>
<td>Chip Erase</td>
<td>6</td>
<td>555</td>
</tr>
<tr>
<td>Sector Erase</td>
<td>6</td>
<td>555</td>
</tr>
<tr>
<td>Erase Suspend/Program Suspend (16)</td>
<td>1</td>
<td>XXX</td>
</tr>
<tr>
<td>Erase Resume/Program Resume (17)</td>
<td>1</td>
<td>XXX</td>
</tr>
<tr>
<td>Secured Silicon Sector Entry</td>
<td>3</td>
<td>555</td>
</tr>
<tr>
<td>Secured Silicon Sector Exit (18)</td>
<td>4</td>
<td>555</td>
</tr>
</tbody>
</table>

**Legend**
- X = Don’t care
- RA = Address of the memory to be read.
- RD = Address of the memory location to be programmed. Addresses latch on the falling edge of the WE# or CE# pulse, whichever happens later.
- PA = Address of the memory location to be programmed. Addresses latch on the rising edge of the WE# or CE# pulse, whichever happens first.
- PD = Data to be programmed at location PA. Data latches on the rising edge of the WE# or CE# pulse, whichever happens first.
- SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits AMAX–A16 uniquely select any sector.
- WBL = Write Buffer Location. The address must be within the same write buffer page as PA.
- WC = Word Count is the number of write buffer locations to load minus 1.

**Notes**
1. See Table 7.1 for description of bus operations.
2. All values are in hexadecimal.
3. All bus cycles are write cycles unless otherwise noted.
4. Data bits DQ15-DQ0 are don’t cares for unlock and command cycles.
5. Address bits AMAX-A16 are don’t cares for unlock and command cycles, unless SA or PA required. (AMAX is the Highest Address pin.)
6. No unlock or command cycles required when reading array data.
7. The Reset command is required to return to reading array data when device is in the autoselect mode, or if DQ5 goes high (while the device is providing status data).
8. See Table 7.2 for device ID values and definitions.
9. The fourth, fifth, and sixth cycles of the autoselect command sequence are read cycles.
10. The data is 00h for an unprotected sector and 01h for a protected sector. See Autoselect for more information. This is same as PPB Status Read except that the protect and unprotect statuses are inverted here.
11. The data value for DQ7 is “1” for a serialized, protected Secure Silicon Sector region and “0” for an unserialized, unprotected region. See data and definitions.
12. Command is valid when device is ready to read array data or when device is in autoselect mode.
13. Command sequence returns device to reading array after being placed in a Write-to-Buffer-Abort state. Full command sequence is required if resetting out of abort while in Unlock Bypass mode.
14. The Unlock-Bypass command is required prior to the Unlock-Bypass-Program command.
15. The Unlock-Bypass-Reset command is required to return to reading array data when the device is in the unlock bypass mode.
16. The system can read and program/program suspend in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a sector erase operation.
17. The Erase Resume/Program Resume command is valid only during the Erase Suspend/Program Suspend modes.
18. The Exit command returns the device to reading the array.


## TABLE 40 – SECTOR PROTECTION COMMAND DEFINITIONS

<table>
<thead>
<tr>
<th>Command Set Entry</th>
<th>3</th>
<th>555</th>
<th>AA</th>
<th>2AA</th>
<th>55</th>
<th>555</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command Set Exit (7, 8)</td>
<td>2</td>
<td>XXX</td>
<td>90</td>
<td>XXX</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>Command Set Entry</td>
<td>3</td>
<td>555</td>
<td>AA</td>
<td>2AA</td>
<td>55</td>
<td>555</td>
</tr>
<tr>
<td>Password Program (9)</td>
<td>2</td>
<td>XXX</td>
<td>A0</td>
<td>PWDx</td>
<td>PWDx</td>
<td></td>
</tr>
<tr>
<td>Password Read (10)</td>
<td>4</td>
<td>00</td>
<td>PWD0</td>
<td>01</td>
<td>PWD 1</td>
<td>02</td>
</tr>
<tr>
<td>Password Unlock (10)</td>
<td>7</td>
<td>00</td>
<td>25</td>
<td>00</td>
<td>03</td>
<td>00</td>
</tr>
<tr>
<td>Command Set Exit (7, 8)</td>
<td>2</td>
<td>XXX</td>
<td>90</td>
<td>XXX</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>PPB Command Set Entry</td>
<td>3</td>
<td>555</td>
<td>AA</td>
<td>2AA</td>
<td>55</td>
<td>555</td>
</tr>
<tr>
<td>PPB Program (11, 12)</td>
<td>2</td>
<td>XXX</td>
<td>A0</td>
<td>SA</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>All PPB Erase (13)</td>
<td>2</td>
<td>XXX</td>
<td>80</td>
<td>00</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td>PPB Status Read (12)</td>
<td>1</td>
<td>SA</td>
<td>RD (0)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PPB Command Set Exit (7, 8)</td>
<td>2</td>
<td>XXX</td>
<td>90</td>
<td>XXX</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>PPB Lock Command Set Entry</td>
<td>3</td>
<td>555</td>
<td>AA</td>
<td>2AA</td>
<td>55</td>
<td>555</td>
</tr>
<tr>
<td>PPB Lock Set (12)</td>
<td>2</td>
<td>XXX</td>
<td>A0</td>
<td>XXX</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>PPB Lock Command Set Exit (7, 8)</td>
<td>2</td>
<td>XXX</td>
<td>90</td>
<td>XXX</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>DYB Command Set Entry</td>
<td>3</td>
<td>555</td>
<td>AA</td>
<td>2AA</td>
<td>55</td>
<td>555</td>
</tr>
<tr>
<td>DYB Set (11, 12)</td>
<td>2</td>
<td>XXX</td>
<td>A0</td>
<td>SA</td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>DYB Clear (12)</td>
<td>2</td>
<td>XXX</td>
<td>A0</td>
<td>SA</td>
<td>01</td>
<td></td>
</tr>
<tr>
<td>DYB Status Read (12)</td>
<td>1</td>
<td>SA</td>
<td>RD (0)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DYB Command Set Exit (7, 8)</td>
<td>2</td>
<td>XXX</td>
<td>90</td>
<td>XXX</td>
<td>00</td>
<td></td>
</tr>
</tbody>
</table>

### Legend
- X = Don't care
- RD(0) = Read data.
- SA = Sector Address. Address bits AMAX–A16 uniquely select any sector.
- PWD = Password
- PWDx = Password word0, word1, word2, and word3.
- Data = Lock Register Contents: PD(0) = Secured Silicon Sector Protection Bit, PD(1) = Persistent Protection Mode Lock Bit, PD(2) = Password Protection Mode Lock Bit.

### Notes
1. See Table 7.1 for description of bus operations.
2. All values are in hexadecimal.
3. All bus cycles are write cycles unless otherwise noted.
4. Data bits DQ15-DQ8 are don't cares for unlock and command cycles.
5. Address bits AMAX–A16 are don't cares for unlock and command cycles, unless SA or PA are required. (AMAX is the Highest Address pin.)
6. All Lock Register bits are one-time programmable. Program state = “0” and the erase state = “1.” The Persistent Protection Mode Lock Bit and the Password Protection Mode Lock Bit cannot be programmed at the same time or the Lock Register Bits Program operation aborts and returns the device to read mode. Lock Register bits that are reserved for future use default to “1’s.” The Lock Register is shipped out as “FFFF’s” before Lock Register Bit program execution.
7. The Exit command returns the device to reading the array.
8. If any Command Set Entry command was written, an Exit command must be issued to reset the device into read mode.
9. For PWDx, only one portion of the password can be programmed per each “A0” command.
10. Note that the password portion can be entered or read in any order as long as the entire 64-bit password is entered or read.
11. If ACC = VHH, sector protection matches when ACC = VIH.
12. Protected State = “00h,” Unprotected State = “01h.”
13. The All PPB Erase command embeds programming of all PPB bits before erasure.
FIGURE 5 – SINGLE WORD PROGRAM

Write Unlock Cycles:
Address 555h, Data AAh
Address 2AAh, Data 55h

Unlock Cycle 1
Unlock Cycle 2

Write Program Command:
Address 555h, Data A0h

Setup Command

Program Data to Address:
PA, PD

Program Address (PA),
Program Data (PD)

Perform Polling Algorithm
(see Write Operation Status flowchart)

Polling Status = Busy?
Yes

No

Yes

Polling Status = Done?

No

Error condition
(Exceeded Timing Limits)

PASS. Device is in
read mode.

FAIL. Issue reset command
to return to read array mode.
Figure 6 – WRITE BUFFER PROGRAMMING OPERATION

Write Unlock Cycles:
Address 555h, Data AAh
Address 2AAh, Data 55h

Unlock Cycle 1
Unlock Cycle 2

Issue
Write Buffer Load Command:
Address SA, Data 25h

Load Word Count to Program
Program Data to Address:
SA, wc

wc = number of words – 1

Yes

Write Next Word,
Decrement wc:
w = wc – 1

No

Yes

Write Buffer Abort Desired?

No

Yes

Write to a Different
Sector Address to Cause
Write Buffer Abort

Perform Polling Algorithm
(see Write Operation Status
flowchart)

Polling Status
= Done?

Yes

No

Error?

Yes

No

Yes

Write Buffer Abort?

No

FAIL. Issue reset command
to return to read array mode.

PASS. Device is in
read mode.

RESET. Issue Write Buffer Abort Reset Command

CONFIRM command:
SA = 0x29h

28
**FIGURE 7 – SECTOR ERASE OPERATION**

Write Unlock Cycles:
Address 555h, Data AAh
Address 2AAh, Data 55h

Write Sector Erase Cycles:
Address 555h, Data AAh
Address 555h, Data AAh
Address 2AAh, Data 55h
Sector Address, Data 30h

Select Additional Sectors?
Yes

Write Additional Sector Addresses

Unlock Cycle 1
Unlock Cycle 2

Command Cycle 1
Command Cycle 2
Command Cycle 3
Specify first sector for erasure

Each additional cycle must be written within $t_{SEA}$ timeout
The host system may monitor DQ3 or wait $t_{SEA}$ to ensure acceptance of erase commands
No limit on number of sectors
Commands other than Erase Suspend or selecting additional sectors for erasure during timeout reset device to reading array data

Perform Write Operation Status Algorithm

Yes

Done?

No

DQ5 = 1?

Yes

PASS. Device returns to reading array.

No

FAIL. Write reset command to return to reading array.

Poll DQ3.
DQ3 = 1?

Yes

Last Sector Selected?

No

Status may be obtained by reading DQ7, DQ6 and/or DQ2.

Error condition (Exceeded Timing Limits)

Notes
1. See table 12.1 on page 69 for erase command sequence.
2. See DQ3: Sector Erase Timeout State Indicator on page 39 for information on the sector erase timeout.
FIGURE 8 – SECTOR ERASE OPERATION

- DQ 6 toggles when programming
- DQ 6 and DQ 2 toggle when erasing
- DQ 2 toggles when erase suspend
- DQ 1 set when program error
- DQ 5 set when time out

START

Read_1
Read_2
Read_3

DQ6 Toggles between
Read_1 & Read_2
and
Read_2 & Read_3

YES

NO

Read_1
Read_2

RETURN
WRITE ABORT

RETURN
DONE

RETURN
SUSPEND

WRITE BUFFER
program and
Read_1 DQ1 is
set

YES

NO

Read_1 DQ5 is
set

YES

NO

RETURN
TIME OUT

RETURN
TIME OUT

DQ2 Toggles

YES

NO

RETURN
WRITE ABORT

RETURN
DONE

RETURN
SUSPEND
FIGURE 9 – SECTOR ERASE OPERATION

Hardware Methods

WP#/ACC = VIL
(Highest or Lowest Sector Locked)

Software Methods

Lock Register
(One Time Programmable)

Password Method
(DQ2)

Persistent Method
(DQ1)

64-bit Password
(One Time Protect)

PPB Lock Bit
0 = PPBs Locked
1 = PPBs Unlocked

Memory Array

Sector 0
Sector 1
Sector 2
Sector N-2
Sector N-1
Sector N

Persistent Protection Bit
(PPB)

PPB 0
PPB 1
PPB 2
PPB N-2
PPB N-1
PPB N

Dynamic Protection Bit
(DYB)

DYB 0
DYB 1
DYB 2
DYB N-2
DYB N-1
DYB N

1. Bit is volatile, and defaults to “1” on reset.
2. Programming to “0” locks all PPBs to their current state.
3. Once programmed to “0”, requires hardware reset to unlock.
4. 0 = Sector Protected, 1 = Sector Unprotected.
5. PPBs programmed individually, but cleared collectively
6. 0 = Sector Protected, 1 = Sector Unprotected.
7. Protect effective only if PPB Lock Bit is unlocked and corresponding PPB is “1” (unprotected).
8. Volatile Bits: defaults to user choice upon power-up (see ordering options).

4. 0 = Sector Protected,
   1 = Sector Unprotected.
5. PPBs programmed individually,
   but cleared collectively
6. 0 = Sector Protected,
   1 = Sector Unprotected.
FIGURE 10 – PPB PROGRAM ALGORITHM

Enter PPB Command Set. Addr = BA

Program PPB Bit. Addr = SA

Read Byte Twice Addr = SA0

DQ6 = Toggle? Yes

DQ5 = 1? Yes

Wait 500 µs

Read Byte Twice Addr = SA0

DQ6 = Toggle? Yes

DQ0 = '0' (Pgm.)? Yes

FAIL

Issue Reset Command

PASS

Exit PPB Command Set
FIGURE 11 – LOCK REGISTER PROGRAM ALGORITHM

Write Unlock Cycles:
Address 555h, Data AAh
Address 2AAh, Data 55h

Write
Enter Lock Register Command:
Address 555h, Data 40h

Program Lock Register Data
Address XXXh, Data A0h
Address XXXh*, Data PD

Perform Polling Algorithm
(see Write Operation Status flowchart)

Unlock Cycle 1
Unlock Cycle 2

XXXh = Address don’t care
Program Data (PD): See text for Lock Register definitions
Caution: Lock register can only be programmed once.

PASS. Write Lock Register
Exit Command:
Address XXXh, Data 90h
Address XXXh, Data 00h
Device returns to reading array.

FAIL. Write rest command
to return to reading array.

Yes

Yes

DQ5 = 1?

No

No

Done?

Yes

Error condition (Exceeded Timing Limits)
FIGURE 12 – MAXIMUM NEGATIVE OVER SHOOT WAVEFORM

FIGURE 13 – MAXIMUM POSITIVE OVER SHOOT WAVEFORM

FIGURE 14 – AC TEST CIRCUIT
FIGURE 15 – AC WAVEFORMS FOR READ OPERATIONS

FIGURE 16 – PAGE READ OPERATION TIMINGS
FIGURE 17 – RESET TIMINGS NOT DURING EMBEDDED ALGORITHMS

FIGURE 18 – RESET TIMINGS DURING EMBEDDED ALGORITHMS

FIGURE 19 – POWER-UP SEQUENCE TIMINGS
FIGURE 20 – PROGRAM OPERATION

NOTES:
1. PA is the address of the memory location to be programmed.
2. PD is the data to be programmed at byte address.
3. D_{OUT} is the output of the data written to the device.
FIGURE 21 – ACCELERATED PROGRAM TIMING DIAGRAM

Notes:
1. Not 100% tested
2. CE#, OE# = VIL
3. OE# = VIH
4. See figure 4 and Table 32 for test specifications

FIGURE 22 – CHIP/SECTOR ERASE OPERATION TIMINGS

Notes:
1. SA = Sector Address (for Sector Erase), VA = Valid Address for reading status data (see "write operation status")
2. These wave forms are for word mode.
FIGURE 23 – DATA# POLLING TIMINGS (DURING EMBEDDED ALGORITHMS)

Notes:
1. VA = Valid address. Illustration shows first status cycle after command sequence, last status read cycle, and array data read cycle.
2. T_{OE} for data polling is 35ns when V_{O} = 2.7 to 3.6V.
3. CE# does not need to go high between status bit reads.
FIGURE 24 – TOGGLE BIT TIMINGS (DURING EMBEDDED ALGORITHMS)

Note:
1. A = Valid address; Not required for DQ6. Illustration shows first two status cycle after command sequence, last status read cycle, and array data read cycle
2. CE# does not need to go high between status bit reads.

FIGURE 25 – DQ2 VS. DQ6

Note: DQ2 toggles only when read at an address within an erase-suspended sector. The system may use OE# or CS# to toggle DQ2 and DQ6.
FIGURE 26 – SECTOR/SECTOR BLOCK PROTECT AND UNPROTECT TIMING DIAGRAM

NOTES:
For sector protect, A6 = 0, A1 = 1, A0 = 0. For sector unprotect, A6 = 1, A1 = 1, A0 = 0.
FIGURE 27 – ALTERNATE CS# CONTROLLED WRITE (ERASE/PROGRAM) OPERATION TIMINGS

NOTES:
1. Figure indicated last two bus cycles of a program or erase operation.
2. PA = program address. SA = sector address. PD = program data.
3. DQ7 is the complement of the data written to the device. DOUT is the data written to the device.
PACKAGE – 159 PBGA (PLASTIC BALL GRID ARRAY)

ALL LINEAR DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES
ORDERING INFORMATION

W 7 8M32 VP - XXX B X

Mercury Systems:

Flash:

Organization, 8M x 32:

3.3V Power Supply:

Access Time (ns):
110 = 110ns
120 = 120ns

Package Type:
B = 159 PBGA, 13mm x 22mm

Device Grade:
M = Military -55°C to +125°C
I = Industrial -40°C to +85°C
C = Commercial 0°C to +70°C
Document Title
8Mx32 NOR Flash 3.3V Page Mode Multi-Chip Package

Revision History

<table>
<thead>
<tr>
<th>Rev #</th>
<th>History</th>
<th>Release Date</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rev 0</td>
<td>Initial Release</td>
<td>December 2007</td>
<td>Advanced</td>
</tr>
</tbody>
</table>
| Rev 1 | Change (Pg. All)  
1.1 Add detail to DC, AC and programming sections | July 2008 | Advanced |
| Rev 2 | Change (Pg. 1, 3, 25, 27, 47)  
2.1 Removed 90 and 100ns access times  
2.2 Added 110ns access time | October 2008 | Advanced |
| Rev 3 | Change (Pg. 2)  
3.1 Correct ball B6; change from "NC" to "DQ57" | December 2008 | Advanced |
| Rev 4 | Change (Pg. 2, 25, 26, 28)  
4.1 Remove "TBD" from pin configuration and block diagram  
4.2 In Table 30; ICC5 is 2mA  
4.3 In Table 30; Add Note 3 to IIL (WPVACC), IILIT, ILOZ, ICC6, IACC, VHH, VID, VLO  
4.4 In Table 30; Remove VIL = VSS + 0.3V/-1.0V from ICC6 and ICC5  
4.5 In Table 32; Remove Note 1 from read cycle time, page access time and output enable hold time  
4.6 In Table 32; Change page access time to 25ns on both -100 and -120  
4.7 In Table 35; Change output enable to output valid symbol to tGLOV  
4.8 In Table 35; Remove Note 1 from duration of byte programming operation  
4.9 In Table 35; Remove Note 3 from write cycle time  
4.10 Change 100 to 110 in Table 35  
4.11 In Table 36; Remove Note 1 from write cycle time and correct JEDEC symbol tAVAV  
4.12 Add new page; Test Conditions - Figure 11 - Test Setup Diagram and Table 40 - Test Specifications  
4.13 Update all figures and tables following addition of Figure 11 and Table 40  
4.14 Change dimension thickness to 2.70 (0.106) max due to typo | March 2009 | Advanced |
**Document Title**  
8Mx32 NOR Flash 3.3V Page Mode Multi-Chip Package (continued)

**Revision History**

<table>
<thead>
<tr>
<th>Rev #</th>
<th>History</th>
<th>Release Date</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rev 5</td>
<td>Change (Pg. 1, 2, 3, 16, 23, 26, 30, 39, 41, 44)</td>
<td>March 2009</td>
<td>Advanced</td>
</tr>
<tr>
<td></td>
<td>5.1 Delete Vio range is 1.65 to VCC</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.2 Remove (*) astrisk from pin H10, A-1 from Fig 3, correct spelling of versatile in Fig. 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.3 Delete versatile IO (Vio) control paragraph</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.4 Remove paragraph on customer programming services</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.5 Remove all reference to Fig. 8.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.6 Change output hold from address in Table 32 to 0 for both speeds grades, change output enable hold time - Read to 0 for both speed grades</td>
<td>June 2009</td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.7 Table 38, note 1 is Table 2, note 8 is Table 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.8 Table 39 note 1 is Table 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5.9 Correct Fig. 12; Maximum negative overshoot waveform, Fig. 13; maximum positive overshoot waveform</td>
<td>August 2009</td>
<td>Advanced</td>
</tr>
<tr>
<td></td>
<td>5.10 Add Table 40; Power-up sequence timings and notes</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rev 6</td>
<td>Change (Pg. 29)</td>
<td>June 2009</td>
<td>Advanced</td>
</tr>
<tr>
<td></td>
<td>6.1 Table 37 notes: change notes 1-5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rev 7</td>
<td>Change (Pg. 4, 7, 25, 26, 27, 28, 29, 30, 39, 40, 41, 43, 45, 46)</td>
<td>August 2009</td>
<td>Advanced</td>
</tr>
<tr>
<td></td>
<td>7.1 Change Table 38 to 39</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7.2 Add new Table 32 - Test Specifications</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7.3 Re-number table sequence from Table 32</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7.4 Add Note #1 to Figure 16</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7.5 Remove Table 41, duplicate to Table 35</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7.6 Add Note #4 to Figure 21</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>7.7 Add Note #2 to Figure 24</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
**Revision History**

<table>
<thead>
<tr>
<th>Rev #</th>
<th>History</th>
<th>Release Date</th>
<th>Status</th>
</tr>
</thead>
</table>
| Rev 8 | Change (Pg. 1, 2, 17, 18, 19, 20, 21, 22, 23, 24, 25, 27)  
     8.1 Remove "/128KB sectors" from uniform sector architecture - No Byte mode  
     8.2 Remove "/256 byte and /16 byte" from secured silicon sector region.  
     8.3 Remove "under development, is not qualified or characterized and is" or cancellation.  
     8.4 Remove "Pin A-1" from block diagram  
     8.5 Remove "Byte# = VIL" in device operations  
     8.6 Remove "AMx:A-1 in byte mode," from Notes in device operations  
     8.7 Remove all reference to "Byte Address" from pages 17 through 23  
     8.8 Change Ii to 10μA for WP/ACC and 4μA for others.  
         ILI = 70μA, ILO = 2μA,  
         ICC1 = 110μA, IIO2 = 20μA, ICC2 = 20μA, ICC3 = 180μA, ICC4 = 10μA,  
         ICC5 = 1mA, ICC6 = 10μA, IACC = 40mA for WP#/ACC Pin and 160mA for VCC Pin  
     8.9 Add Note (1) to AC Characteristics:  
         Ito for data polling is 45ns when VIO = 1.65V to 2.7V and 32ns when VIO = 2.7V to 3.6V. | September 2009 | Final |
| Rev 9 | Change (Pg. 2, 3, 39)  
     9.1 Change DQ0-63 to DQ0-31 inf Fig. 2  
     9.2 Remove "/16 Bytes" in page read mode and replace "max" with 22  
     9.3 Remove (A2 to A-1 in byte mode)  
     9.4 Remove "note" in Fig. 16 | November 2009 | Final |
| Rev 10 | Change (Pg. 26, 27)  
     10.1 Corrected Table 35  
     10.2 Add "tCH" to Table 37 | November 2009 | Final |
| Rev 11 | Change (Pg. 2)  
     11.1 Corrected pinout – DQ16-31 are B3, C2-C5, D2-D5, E2-E5, and F3-F5 | November 2009 | Final |
| Rev 12 | Change (Pg. 23)  
     12.1 Added capacitance measurements to table 27. | January 2010 | Final |
| Rev 13 | Change (Pg. 47)  
     13.1 Updated MO drawing thickness to 2.15 (0.079) max, length to 22.10 (0.870) max and width to 13.10 (0.516) max | March 2010 | Final |
| Rev 14 | Change (Pg. 23)  
     14.1 Update Table 36, AC Characteristics  
     14.2 Combine Rev 4 items in Revision History | February 2011 | Final |
| Rev 15 | Changes (1, 45, 46, 47)  
     15.1 Add "NOR" to headline | August 2011 | Final |
| Rev 16 | Changes (Pg. All) (ECN 10156)  
     16.1 Change document layout from Microsemi to Mercury Systems | August 2016 | Final |